參數(shù)資料
型號: AD5326BRUZ
廠商: Analog Devices Inc
文件頁數(shù): 11/24頁
文件大?。?/td> 0K
描述: IC DAC 12BIT QUAD W/BUFF 16TSSOP
產(chǎn)品培訓模塊: Data Converter Fundamentals
DAC Architectures
標準包裝: 1
設置時間: 8µs
位數(shù): 12
數(shù)據(jù)接口: I²C,串行
轉(zhuǎn)換器數(shù)目: 4
電壓電源: 單電源
功率耗散(最大): 4.5mW
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
供應商設備封裝: 16-TSSOP
包裝: 管件
輸出數(shù)目和類型: 4 電壓,單極;4 電壓,雙極
采樣率(每秒): 125k
產(chǎn)品目錄頁面: 782 (CN2011-ZH PDF)
AD5306/AD5316/AD5326
Rev. F | Page 19 of 24
However, if the master sends an ACK and continues clocking
SCL (no stop is sent), the DAC retransmits the same two bytes
of data on SDA. This allows continuous readback of data from
the selected DAC register.
Alternatively, the user can send a start followed by the address
with R/W = 1. In this case, the previously loaded pointer
settings are used and readback of data can start immediately.
DOUBLE-BUFFERED INTERFACE
The AD5306/AD5316/AD5326 DACs have double-buffered
interfaces consisting of two banks of registers: input registers
and DAC registers. The input registers are connected directly to
the input shift register and the digital code is transferred to the
relevant input register on completion of a valid write sequence.
The DAC registers contain the digital code used by the resistor
strings.
Access to the DAC registers is controlled by the LDAC pin.
When LDAC is high, the DAC registers are latched and the
input registers can change state without affecting the contents of
the DAC registers. When LDAC is low, however, the DAC
registers become transparent and the contents of the input
registers are transferred to them.
Double-buffering is useful if the user requires simultaneous
updating of all DAC outputs. The user may write to each of the
input registers individually and then, by pulsing the LDAC
input low, all outputs update simultaneously.
These parts contain an extra feature whereby a DAC register is
not updated unless its input register has been updated since the
last time that LDAC was low. Normally, when LDAC is low, the
DAC registers are filled with the contents of the input registers.
In the AD5306/AD5316/AD5326, the part updates the DAC
register only if the input register has been changed since the last
time the DAC register was updated, thereby removing
unnecessary digital crosstalk.
LOAD DAC INPUT LDAC
LDAC transfers data from the input registers to the DAC
registers and, therefore, updates the outputs. The LDAC
function enables double-buffering of the DAC data, GAIN,
and BUF. There are two LDAC modes: synchronous mode and
asynchronous mode.
In synchronous mode, the DAC registers are updated after new
data is read in on the rising edge of the eighth SCL pulse. LDAC
can be tied permanently low or pulsed as in Figure 2.
In asynchronous mode, the outputs are not updated at the same
time the input registers are written to. When LDAC goes low,
the DAC registers are updated with the contents of the input
registers.
POWER-DOWN MODE
The AD5306/AD5316/AD5326 have very low power consump-
tion, dissipating typically at 1.2 mW with a 3 V supply and
2.5 mW with a 5 V supply. Power consumption can be reduced
further when the DACs are not in use by putting them into
power-down mode, which is selected by setting the PD pin low
or by setting Bit 12 (PD) of the data-word to 0.
When the PD pin is high and the PD bit is set to 1, all DACs work
normally with a typical power consumption of 500 μA at 5 V
(400 μA at 3 V). In power-down mode, however, the supply
current falls to 300 nA at 5 V (90 nA at 3 V) when all DACs are
powered down. Not only does the supply current drop, but each
output stage is internally switched from the output of its ampli-
fier, making it open-circuit. This has the advantage that the
outputs are three-state while the part is in power-down mode
and provides a defined input condition for whatever is connected
to the output of the DAC amplifiers. The output stage is shown
POWER-DOWN
CIRCUITRY
RESISTOR
STRING DAC
02066-035
AMPLIFIER
VOUT
Figure 35. Output Stage During Power-Down
The bias generator, output amplifiers, resistor strings, and all
other associated linear circuitry are shut down when power-
down mode is activated. However, the contents of the registers
are unaffected when in power-down. In fact, it is possible to
load new data into the input registers and DAC registers during
power-down. The DAC outputs update as soon as the PD pin
goes high or the PD bit is reset to 1. The time to exit power-
down is typically 2.5 μs for VDD = 5 V and 5 μs for VDD = 3 V.
This is the time from the rising edge of the eighth SCL pulse or
from the rising edge of PD to when the output voltage deviates
from its power-down voltage (see Figure 23).
相關(guān)PDF資料
PDF描述
MS3450L28-21SZ CONN RCPT 37POS WALL MNT W/SCKT
MS3116P22-41P CONN PLUG 41POS STRAIGHT W/PINS
AD5060YRJZ-1500RL7 IC DAC 16BIT SPI/SRL SOT23-8
MS3456L28-12S CONN PLUG 26POS STRAIGHT W/SCKT
M83723/95G1610N CONN PLUG 10POS STRAIGHT W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5326BRUZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:2.5 V to 5.5 V, 400 ??A, 2-Wire Interface, Quad Voltage Output, 8-/10-/12-Bit DACs
AD5326BRUZ-REEL 功能描述:IC DAC 12BIT QUAD W/BUFF 16TSSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標準包裝:47 系列:- 設置時間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應商設備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD5326BRUZ-REEL1 制造商:AD 制造商全稱:Analog Devices 功能描述:2.5 V to 5.5 V, 400 ??A, 2-Wire Interface, Quad Voltage Output, 8-/10-/12-Bit DACs
AD5326BRUZ-REEL7 功能描述:IC DAC 12BIT QUAD W/BUFF 16TSSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標準包裝:47 系列:- 設置時間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應商設備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD5326BRUZ-REEL71 制造商:AD 制造商全稱:Analog Devices 功能描述:2.5 V to 5.5 V, 400 ??A, 2-Wire Interface, Quad Voltage Output, 8-/10-/12-Bit DACs