參數(shù)資料
型號(hào): AD1839AASZ1
廠商: Analog Devices, Inc.
元件分類(lèi): Codec
英文描述: 2 ADC, 6 DAC, 96 kHz, 24-Bit Sigma-Delta Codec
中文描述: 2的ADC,6 DAC的,96千赫,24位Σ-Δ編解碼器
文件頁(yè)數(shù): 6/24頁(yè)
文件大小: 674K
代理商: AD1839AASZ1
AD1839A
Parameter
TDM256 MODE (Master, 48 kHz and 96 kHz)
t
TBD
t
FSD
t
TABDD
t
TDDS
t
TDDH
TDM256 MODE (Slave, 48 kHz and 96 kHz)
f
AB
t
TBCH
t
TBCL
t
TFS
t
TFH
t
TBDD
t
TDDS
t
TDDH
TDM512 MODE (Master, 48 kHz)
t
TBD
t
FSD
t
TABDD
t
TDDS
t
TDDH
TDM512 MODE (Slave, 48 kHz)
f
AB
t
TBCH
t
TBCL
t
TFS
t
TFH
t
TBDD
t
TDDS
t
TDDH
AUXILIARY INTERFACE (48 kHz and 96 kHz)
t
AXDS
t
AXDH
t
DXD
f
ABP
Slave Mode
t
AXBH
t
AXBL
t
AXLS
t
AXLH
Master Mode
t
AUXBCLK
t
AUXLRCLK
Rev. B | Page 6 of 24
Min
15
15
256 × f
S
17
17
10
10
15
15
15
15
512 × f
S
17
17
10
10
15
15
15
10
10
10
64 × f
S
15
15
10
10
20
15
Max
40
5
10
15
40
5
10
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Comments
From MCLK rising edge
From BCLK rising edge
From BCLK rising edge
To BCLK falling edge
From BCLK falling edge
To BCLK falling edge
From BCLK falling edge
From BCLK rising edge
To BCLK falling edge
From BCLK falling edge
From MCLK rising edge
From BCLK rising edge
From BCLK rising edge
To BCLK falling edge
From BCLK falling edge
To BCLK falling edge
From BCLK falling edge
From BCLK rising edge
To BCLK falling edge
From BCLK falling edge
To AUXBCLK rising edge
From AUXBCLK rising edge
From AUXBCLK falling edge
To AUXBCLK rising edge
From AUXBCLK rising edge
From MCLK rising edge
From AUXBCLK falling edge
BCLK Delay
FSTDM Delay
ASDATA Delay
DSDATA1 Setup
DSDATA1 Hold
BCLK Frequency
BCLK High
BCLK Low
FSTDM Setup
FSTDM Hold
ASDATA Delay
DSDATA1 Setup
DSDATA1 Hold
BCLK Delay
FSTDM Delay
ASDATA Delay
DSDATA1 Setup
DSDATA1 Hold
BCLK Frequency
BCLK High
BCLK Low
FSTDM Setup
FSTDM Hold
ASDATA Delay
DSDATA1 Setup
DSDATA1 Hold
AAUXDATA Setup
AAUXDATA Hold
DAUXDATA Delay
AUXBCLK Frequency
AUXBCLK High
AUXBCLK Low
AUXLRCLK Setup
AUXLRCLK Hold
AUXBCLK Delay
AUXLRCLK Delay
MCLK
0
t
PDR
t
ML
t
MH
t
MCLK
PD/RST
Figure 2. MCLK and PD/RST Timing
相關(guān)PDF資料
PDF描述
AD1839AEB 2 ADC, 6 DAC, 96 kHz, 24-Bit Sigma-Delta Codec
AD1843JS CAP 3300PF 100V CERAMIC DISC Y5P
AD1843JST Serial-Port 16-Bit SoundComm Codec
AD1846JP Low Cost Parallel-Port 16-Bit SoundPort Stereo Codec
AD1849KP Serial-Port 16-Bit SoundPort Stereo Codec
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD1839AASZ-REEL 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 6DAC 24-Bit 52-Pin MQFP T/R
AD1839AASZ-REEL1 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:2 ADC, 6 DAC, 96 kHz, 24-Bit Sigma-Delta Codec
AD1839AEB 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:2 ADC, 6 DAC, 96 kHz, 24-Bit Sigma-Delta Codec
AD1839AS 制造商:Analog Devices 功能描述:AUD CODEC 2ADC / 6DAC 24BIT 52MQFP - Trays 制造商:Rochester Electronics LLC 功能描述:HIGH PERFORMANCE CODEC - Bulk
ad1839as-reel 制造商:Analog Devices 功能描述: 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel