<thead id="emalj"><xmp id="emalj"><code id="emalj"></code>
  • <rt id="emalj"><tr id="emalj"></tr></rt>
  • <small id="emalj"></small>
    參數(shù)資料
    型號(hào): A54SX16PP-1PL208I
    廠商: Electronic Theatre Controls, Inc.
    元件分類: FPGA
    英文描述: 54SX Family FPGAs
    中文描述: 54SX家庭的FPGA
    文件頁(yè)數(shù): 12/57頁(yè)
    文件大?。?/td> 415K
    代理商: A54SX16PP-1PL208I
    5 4 S X F a m ily F P G A s
    12
    v3.1
    A 54S X 16P A C S pe c ific a tions for (P C I Ope ra tion)
    Symbol
    Parameter
    Condition
    0 < V
    OUT
    1.4
    1
    1.4
    V
    OUT
    < 2.4
    1, 2
    Min.
    Max.
    Units
    I
    OH(AC)
    Switching Current High
    –44
    mA
    mA
    –44 + (V
    OUT
    – 1.4)/0.024
    3.1 < V
    OUT
    < V
    CC1, 3
    Equation A: on
    page 13
    –142
    (Test Point)
    V
    OUT
    = 3.1
    3
    V
    OUT
    2.2
    1
    2.2 > V
    OUT
    > 0.55
    1
    mA
    mA
    I
    OL(AC)
    Switching Current High
    95
    V
    OUT
    /0.023
    0.71 > V
    OUT
    > 0
    1, 3
    Equation B: on
    page 13
    206
    mA
    (Test Point)
    Low Clamp Current
    Output Rise Slew Rate
    Output Fall Slew Rate
    V
    OUT
    = 0.71
    3
    –5 < V
    IN
    –1
    0.4V to 2.4V load
    4
    2.4V to 0.4V load
    4
    mA
    mA
    V/ns
    V/ns
    I
    CL
    slew
    R
    slew
    F
    Notes:
    1.
    –25 + (V
    IN
    + 1)/0.015
    1
    1
    5
    5
    Refer to the V/I curves in
    Figure8
    . Switching current characteristics for REQ#and GNT#are permitted to be one half of that specified here;
    i.e., half size output drivers may be used on these signals. This specification does not apply to CLK and RST#which are system outputs.
    “Switching Current High” specification are not relevant to SERR# INTA# INTB# INTC# and INTD#which are open drain outputs.
    Note that this segment of the minimum current curve is drawn from the AC drive point directly to the DC drive point rather than toward
    the voltage rail (as is done in the pull-down curve). This difference is intended to allow for an optional N-channel pull-up.
    Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (A and B)
    are provided with the respective diagrams in
    Figure8
    . The equation defined maxima should be met by design. In order to facilitate
    component testing, a maximum current test point is defined for each side of the output driver.
    This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any point
    within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter with an
    unloaded output per revision 2.0 of the PCI Local Bus Specification. However, adherence to both maximum and minimum parameters is
    now required (the maximum is no longer simply a guideline). Since adherence to the maximum slew rate was not required prior to
    revision 2.1 of the specification, there may be components in the market for some time that have faster edge rates; therefore, motherboard
    designers must bear in mind that rise and fall times faster than this specification could occur, and should ensure that signal integrity
    modeling accounts for this. Rise slew rate does not apply to open drain outputs.
    2.
    3.
    4.
    output
    buffer
    1/2 in. max.
    V
    CC
    1k
    10 pF
    1k
    pin
    相關(guān)PDF資料
    PDF描述
    A54SX16PP-1PL208M 54SX Family FPGAs
    A54SX16PP-1PL208PP 54SX Family FPGAs
    A54SX16PP-1PQ208 54SX Family FPGAs
    A54SX16PP-1PQ208I 54SX Family FPGAs
    A54SX16PP-1PQ208M 54SX Family FPGAs
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A54SX16P-PQ208 功能描述:IC FPGA SX 24K GATES 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
    A54SX16P-PQ208I 功能描述:IC FPGA SX 24K GATES 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
    A54SX16P-PQ208M 功能描述:IC FPGA SX 24K GATES 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX 標(biāo)準(zhǔn)包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應(yīng)商設(shè)備封裝:352-CQFP(75x75)
    A54SX16P-PQG208 功能描述:IC FPGA SX 24K GATES 208-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
    A54SX16P-PQG208I 功能描述:IC FPGA SX 24K GATES 208-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)