參數(shù)資料
型號(hào): A54SX16A-2PQ208B
廠商: Electronic Theatre Controls, Inc.
元件分類: FPGA
英文描述: SX-A Family FPGAs
中文描述: 的SX - A系列FPGA的
文件頁數(shù): 24/108頁
文件大小: 720K
代理商: A54SX16A-2PQ208B
SX-A Family FPGAs
2-4
v5.1
Table 2-8
AC Specifications (5 V PCI Operation)
Symbol
Parameter
Condition
Min.
Max.
Units
I
OH(AC)
Switching Current High
0 < V
OUT
1.4
1
1.4
V
OUT
< 2.4
1, 2
3.1 < V
OUT
< V
CCI
1, 3
–44
mA
(–44 + (V
OUT
– 1.4)/0.024)
mA
EQ 2-1 on
page 2-5
(Test Point)
V
OUT
= 3.1
3
V
OUT
2.2
1
2.2 > V
OUT
> 0.55
1
0.71 > V
OUT
> 0
1, 3
–142
mA
I
OL(AC)
Switching Current Low
95
mA
(V
OUT
/0.023)
mA
EQ 2-2 on
page 2-5
(Test Point)
V
OUT
= 0.71
3
–5 < V
IN
–1
0.4 V to 2.4 V load
4
206
mA
I
CL
Low Clamp Current
–25 + (V
IN
+ 1)/0.015
mA
slew
R
Output Rise Slew Rate
1
5
V/ns
slew
F
Output Fall Slew Rate
2.4 V to 0.4 V load
4
1
5
V/ns
Notes:
1. Refer to the V/I curves in
Figure 2-1 on page 2-5
. Switching current characteristics for REQ# and GNT# are permitted to be one half
of that specified here; i.e., half size output drivers may be used on these signals. This specification does not apply to CLK and RST#,
which are system outputs. “Switching Current High” specifications are not relevant to SERR#, INTA#, INTB#, INTC#, and INTD#,
which are open drain outputs.
2. Note that this segment of the minimum current curve is drawn from the AC drive point directly to the DC drive point rather than
toward the voltage rail (as is done in the pull-down curve). This difference is intended to allow for an optional N-channel pull-up.
3. Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (A
and B) are provided with the respective diagrams in
Figure 2-1 on page 2-5
. The equation defined maximum should be met by
design. In order to facilitate component testing, a maximum current test point is defined for each side of the output driver.
4. This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any
point within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter
with an unloaded output per revision 2.0 of the PCI Local Bus Specification. However, adherence to both maximum and minimum
parameters is now required (the maximum is no longer simply a guideline). Since adherence to the maximum slew rate was not
required prior to revision 2.1 of the specification, there may be components in the market for some time that have faster edge
rates; therefore, motherboard designers must bear in mind that rise and fall times faster than this specification could occur and
should ensure that signal integrity modeling accounts for this. Rise slew rate does not apply to open drain outputs.
Output
Buffer
1/2 in. max.
50 pF
Pin
相關(guān)PDF資料
PDF描述
A54SX16A-2PQ208I LM20154 4A, 1MHz Synchronous Buck Regulator with SYNCOUT; Package: TSSOP EXP PAD; No of Pins: 16; Qty per Container: 92; Container: Rail
A54SX16A-2PQ208M LM20154 4A, 1MHz Synchronous Buck Regulator with SYNCOUT; Package: TSSOP EXP PAD; No of Pins: 16; Qty per Container: 250; Container: Reel
A54SX16A-2TQ208 LM20154 4A, 1MHz Synchronous Buck Regulator with SYNCOUT; Package: TSSOP EXP PAD; No of Pins: 16; Qty per Container: 2500; Container: Reel
A54SX16A-2TQ208A LM101A/LM201A/LM301A Operational Amplifiers; Package: TO-99; No of Pins: 8; Qty per Container: 500; Container: Box
A54SX16A-2TQ208B SX-A Family FPGAs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A54SX16A-2PQ208I 功能描述:IC FPGA SX 24K GATES 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX-A 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A54SX16A-2PQG208 功能描述:IC FPGA SX 24K GATES 208-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX-A 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
A54SX16A-2PQG208I 功能描述:IC FPGA SX 24K GATES 208-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX-A 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A54SX16A-2TQ100 功能描述:IC FPGA SX 24K GATES 100-TQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX-A 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
A54SX16A-2TQ100I 功能描述:IC FPGA SX 24K GATES 100-TQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:SX-A 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)