參數(shù)資料
    型號(hào): A42MX36-FPQ100A
    廠商: Electronic Theatre Controls, Inc.
    英文描述: 40MX and 42MX FPGA Families
    中文描述: 40MX和42MX FPGA系列
    文件頁(yè)數(shù): 83/123頁(yè)
    文件大?。?/td> 854K
    代理商: A42MX36-FPQ100A
    第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)當(dāng)前第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)
    40MX and 42MX FPGA Families
    v6.0
    1-77
    Pin Descriptions
    CLK/A/B, I/O
    Global Clock
    Clock inputs for clock distribution networks. CLK is for
    40MX while CLKA and CLKB are for 42MX devices. The
    clock input is buffered prior to clocking the logic
    modules. This pin can also be used as an I/O.
    DCLK, I/O
    Diagnostic Clock
    Clock
    programming. DCLK is active when the MODE pin is
    HIGH. This pin functions as an I/O when the MODE pin is
    LOW.
    input
    for
    diagnostic
    probe
    and
    device
    GND
    Ground
    Input LOW supply voltage.
    I/O
    Input/Output
    Input, output, tristate or bi-directional buffer. Input and
    output levels are compatible with standard TTL and
    CMOS specifications. Unused I/Os pins are configured by
    the Designer software as shown in
    Table 40
    .
    In all cases, it is recommended to tie all unused MX I/O
    pins to LOW on the board. This applies to all dual-
    purpose pins when configured as I/Os as well.
    LP
    Low Power Mode
    Controls the low power mode of all 42MX devices. The
    device is placed in the low power mode by connecting
    the LP pin to logic HIGH. In low power mode, all I/Os are
    tristated, all input buffers are turned OFF, and the core
    of the device is turned OFF. To exit the low power mode,
    the LP pin must be set LOW. The device enters the low
    power mode 800ns after the LP pin is driven to a logic
    HIGH. It will resume normal operation in 200μs after the
    LP pin is driven to a logic LOW.
    MODE
    Mode
    Controls the use of multifunction pins (DCLK, PRA, PRB,
    SDI, TDO). The MODE pin is held HIGH to provide
    verification capability. The MODE pin should be
    terminated to GND through a 10k
    resistor so that the
    MODE pin can be pulled HIGH when required.
    NC
    No Connection
    This pin is not connected to circuitry within the device.
    These pins can be driven to any voltage or can be left
    floating with no effect on the operation of the device.
    PRA, I/O
    PRB, I/O
    Probe A/B
    The Probe pin is used to output data from any user-
    defined design node within the device. Each diagnostic
    pin can be used in conjunction with the other probe pin
    to allow real-time diagnostic output of any signal path
    within the device. The Probe pin can be used as a user-
    defined I/O when verification has been completed. The
    pin's probe capabilities can be permanently disabled to
    protect programmed design confidentiality. The Probe
    pin is accessible when the MODE pin is HIGH. This pin
    functions as an I/O when the MODE pin is LOW.
    QCLKA/B/C/D, I/O Quadrant Clock
    Quadrant clock inputs for A42MX36 devices. When not
    used as a register control signal, these pins can function
    as user I/Os.
    SDI, I/O
    Serial Data Input
    Serial data input for diagnostic probe and device
    programming. SDI is active when the MODE pin is HIGH.
    This pin functions as an I/O when the MODE pin is LOW.
    SDO, I/O
    Serial Data Output
    Serial data output for diagnostic probe and device
    programming. SDO is active when the MODE pin is HIGH.
    This pin functions as an I/O when the MODE pin is LOW.
    SDO is available for 42MX devices only.
    When Silicon Explorer II is being used, SDO will act as an
    output while the "checksum" command is run. It will
    return to user I/O when "checksum" is complete.
    TCK, I/O
    Test Clock
    Clock signal to shift the Boundary Scan Test (BST) data
    into the device. This pin functions as an I/O when
    "Reserve JTAG" is not checked in the Designer Software.
    BST pins are only available in A42MX24 and A42MX36
    devices.
    TDI, I/O
    Test Data In
    Serial data input for BST instructions and data. Data is
    shifted in on the rising edge of TCK. This pin functions as
    an I/O when "Reserve JTAG" is not checked in the
    Designer Software. BST pins are only available in
    A42MX24 and A42MX36 devices.
    TDO, I/O
    Test Data Out
    Serial data output for BST instructions and test data. This
    pin functions as an I/O when "Reserve JTAG" is not
    checked in the Designer Software. BST pins are only
    available in A42MX24 and A42MX36 devices.
    Table 40
    Configuration of Unused I/Os
    Device
    Configuration
    A40MX02, A40MX04
    Pulled LOW
    A42MX09, A42MX16
    Pulled LOW
    A42MX24, A42MX36
    Tristated
    相關(guān)PDF資料
    PDF描述
    A42MX36-FPQ100B 40MX and 42MX FPGA Families
    A42MX36-FPQ100ES 9-Bit to 18-Bit HSTL-to-LVTTL Memory Address Latch With Input Pullup Resistors 48-TSSOP 0 to 70
    A42MX36-FPQ100I Quad 2-input positive-NAND gates 14-SOIC 0 to 70
    A42MX36-FPQ100M 40MX and 42MX FPGA Families
    A42MX36-FTQ100 Quad 2-input positive-NAND gates 14-SSOP 0 to 70
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A42MX36-FPQ208 功能描述:IC FPGA MX SGL CHIP 54K 208-PQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:MX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計(jì):6635520 輸入/輸出數(shù):270 門(mén)數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類(lèi)型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    A42MX36-FPQ240 功能描述:IC FPGA MX SGL CHIP 54K 240-PQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:MX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計(jì):6635520 輸入/輸出數(shù):270 門(mén)數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類(lèi)型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    A42MX36-FPQG208 功能描述:IC FPGA MX SGL CHIP 54K 208-PQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:MX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計(jì):6635520 輸入/輸出數(shù):270 門(mén)數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類(lèi)型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    A42MX36-FPQG240 功能描述:IC FPGA MX SGL CHIP 54K 240-PQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:MX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計(jì):6635520 輸入/輸出數(shù):270 門(mén)數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類(lèi)型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    A42MX36-PQ208 功能描述:IC FPGA MX SGL CHIP 54K 208-PQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:MX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計(jì):6635520 輸入/輸出數(shù):270 門(mén)數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類(lèi)型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)