<big id="uwj1m"><dfn id="uwj1m"></dfn></big>
    <input id="uwj1m"><sup id="uwj1m"></sup></input>
  • <thead id="uwj1m"><dfn id="uwj1m"></dfn></thead>
    <nobr id="uwj1m"></nobr>
    <tbody id="uwj1m"><label id="uwj1m"><dl id="uwj1m"></dl></label></tbody>
    <ins id="uwj1m"><label id="uwj1m"><dl id="uwj1m"></dl></label></ins>
    <thead id="uwj1m"><th id="uwj1m"><tbody id="uwj1m"></tbody></th></thead><pre id="uwj1m"><menu id="uwj1m"></menu></pre>
    參數(shù)資料
    型號: A42MX24-FBG100I
    廠商: Electronic Theatre Controls, Inc.
    英文描述: Octal Bus Transceivers With 3-State Outputs 20-TSSOP -40 to 85
    中文描述: 40MX和42MX FPGA系列
    文件頁數(shù): 58/123頁
    文件大?。?/td> 854K
    代理商: A42MX24-FBG100I
    40MX and 42MX FPGA Families
    1-52
    v6.0
    Table 33
    A42MX09 Timing Characteristics (Nominal 3.3V Operation)
    (Worst-Case Commercial Conditions, V
    CCA
    = 3.0V, T
    J
    = 70°C)
    ‘–3’ Speed
    ‘–2’ Speed
    ‘–1’ Speed
    ‘Std’ Speed
    ‘–F’ Speed
    Units
    Parameter Description
    Logic Module Propagation Delays
    1
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    t
    PD1
    Single Module
    1.6
    1.8
    2.1
    2.5
    3.5
    ns
    t
    CO
    Sequential Clock-to-Q
    1.8
    2.0
    2.3
    2.7
    3.8
    ns
    t
    GO
    Latch G-to-Q
    1.7
    1.9
    2.1
    2.5
    3.5
    ns
    t
    RS
    Logic Module Predicted Routing Delays
    2
    Flip-Flop (Latch) Reset-to-Q
    2.0
    2.2
    2.5
    2.9
    4.1
    ns
    t
    RD1
    FO=1 Routing Delay
    1.0
    1.1
    1.2
    1.4
    2.0
    ns
    t
    RD2
    FO=2 Routing Delay
    1.3
    1.4
    1.6
    1.9
    2.7
    ns
    t
    RD3
    FO=3 Routing Delay
    1.6
    1.8
    2.0
    2.4
    3.3
    ns
    t
    RD4
    FO=4 Routing Delay
    1.9
    2.1
    2.4
    2.9
    4.0
    ns
    t
    RD8
    Logic Module Sequential Timing
    3, 4
    FO=8 Routing Delay
    3.2
    3.6
    4.1
    4.8
    6.7
    ns
    t
    SUD
    Flip-Flop (Latch) Data Input Set-Up
    0.5
    0.5
    0.6
    0.7
    0.9
    ns
    t
    HD
    Flip-Flop (Latch) Data Input Hold
    0.0
    0.0
    0.0
    0.0
    0.0
    ns
    t
    SUENA
    Flip-Flop (Latch) Enable Set-Up
    0.6
    0.6
    0.7
    0.8
    1.2
    ns
    t
    HENA
    Flip-Flop (Latch) Enable Hold
    0.0
    0.0
    0.0
    0.0
    0.0
    ns
    t
    WCLKA
    Flip-Flop (Latch) Clock Active
    Pulse Width
    4.7
    5.3
    6.0
    7.0
    9.8
    ns
    t
    WASYN
    Flip-Flop (Latch) Asynchronous
    Pulse Width
    6.2
    6.9
    7.8
    9.2
    12.9
    ns
    t
    A
    Flip-Flop Clock Input Period
    5.0
    5.6
    6.2
    7.1
    9.9
    ns
    t
    INH
    Input Buffer Latch Hold
    0.0
    0.0
    0.0
    0.0
    0.0
    ns
    t
    INSU
    Input Buffer Latch Set-Up
    0.3
    0.3
    0.3
    0.4
    0.6
    ns
    t
    OUTH
    Output Buffer Latch Hold
    0.0
    0.0
    0.0
    0.0
    0.0
    ns
    t
    OUTSU
    Output Buffer Latch Set-Up
    0.3
    0.3
    0.3
    0.4
    0.6
    ns
    f
    MAX
    Flip-Flop (Latch) Clock
    Frequency
    161
    146
    135
    117
    70
    MHz
    Notes:
    1. For dual-module macros, use t
    PD1
    + t
    RD1
    + t
    PDn
    , t
    CO
    + t
    RD1
    + t
    PDn
    , or t
    PD1
    + t
    RD1
    + t
    SUD
    , whichever is appropriate.
    2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
    device performance. Post-route timing analysis or simulation is required to determine actual performance.
    3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
    obtained from the Timer utility.
    4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/
    hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
    the G input subtracts (adds) to the internal setup (hold) time.
    5. Delays based on 35 pF loading.
    相關PDF資料
    PDF描述
    A42MX24-FBG100M Octal Bus Transceivers And Registers With 3-State Outputs 24-SOIC -40 to 85
    A42MX24-FCQ100 40MX and 42MX FPGA Families
    A42MX24-FCQ100A 40MX and 42MX FPGA Families
    A42MX24-FCQ100B Octal Bus Transceivers And Registers With 3-State Outputs 24-SOIC -40 to 85
    A42MX24-FCQ100ES 40MX and 42MX FPGA Families
    相關代理商/技術參數(shù)
    參數(shù)描述
    A42MX24-FPL84 功能描述:IC FPGA MX SGL CHIP 36K 84-PLCC RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應商設備封裝:484-FPBGA(27X27)
    A42MX24-FPLG84 功能描述:IC FPGA MX SGL CHIP 36K 84-PLCC RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應商設備封裝:484-FPBGA(27X27)
    A42MX24-FPQ160 功能描述:IC FPGA MX SGL CHIP 36K 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應商設備封裝:484-FPBGA(27X27)
    A42MX24-FPQ208 功能描述:IC FPGA MX SGL CHIP 36K 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應商設備封裝:484-FPBGA(27X27)
    A42MX24-FPQG160 功能描述:IC FPGA MX SGL CHIP 36K 160-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應商設備封裝:484-FPBGA(27X27)