• 參數(shù)資料
    型號: A42MX16-FPQ100B
    廠商: Electronic Theatre Controls, Inc.
    英文描述: Octal Transparent D-Type Latches With 3-State Outputs 20-SO -40 to 85
    中文描述: 40MX和42MX FPGA系列
    文件頁數(shù): 65/123頁
    文件大?。?/td> 854K
    代理商: A42MX16-FPQ100B
    40MX and 42MX FPGA Families
    v6.0
    1-59
    Table 35
    A42MX16 Timing Characteristics (Nominal 3.3V Operation)
    (Worst-Case Commercial Conditions, V
    CCA
    = 3.0V, T
    J
    = 70°C)
    ‘–3’ Speed
    ‘–2’ Speed
    ‘–1’ Speed
    ‘Std’ Speed
    ‘–F’ Speed
    Parameter Description
    Logic Module Propagation Delays
    1
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max. Units
    t
    PD1
    t
    CO
    t
    GO
    t
    RS
    Logic Module Predicted Routing Delays
    2
    Single Module
    1.9
    2.1
    2.4
    2.8
    4.0
    ns
    Sequential Clock-to-Q
    2.0
    2.2
    2.5
    3.0
    4.2
    ns
    Latch G-to-Q
    1.9
    2.1
    2.4
    2.8
    4.0
    ns
    Flip-Flop (Latch) Reset-to-Q
    2.2
    2.4
    2.8
    3.3
    4.6
    ns
    t
    RD1
    t
    RD2
    t
    RD3
    t
    RD4
    t
    RD8
    Logic Module Sequential Timing
    3, 4
    FO=1 Routing Delay
    1.1
    1.2
    1.4
    1.6
    2.3
    ns
    FO=2 Routing Delay
    1.5
    1.6
    1.8
    2.1
    3.0
    ns
    FO=3 Routing Delay
    1.8
    2.0
    2.3
    2.7
    3.8
    ns
    FO=4 Routing Delay
    2.2
    2.4
    2.7
    3.2
    4.5
    ns
    FO=8 Routing Delay
    3.6
    4.0
    4.5
    5.3
    7.5
    ns
    t
    SUD
    t
    HD
    t
    SUENA
    t
    HENA
    t
    WCLKA
    Flip-Flop (Latch) Data Input Set-Up
    0.5
    0.5
    0.6
    0.7
    0.9
    ns
    Flip-Flop (Latch) Data Input Hold
    0.0
    0.0
    0.0
    0.0
    0.0
    ns
    Flip-Flop (Latch) Enable Set-Up
    1.0
    1.1
    1.2
    1.4
    2.0
    ns
    Flip-Flop (Latch) Enable Hold
    0.0
    0.0
    0.0
    0.0
    0.0
    ns
    Flip-Flop (Latch) Clock Active
    Pulse Width
    4.8
    5.3
    6.0
    7.1
    9.9
    ns
    t
    WASYN
    Flip-Flop (Latch) Asynchronous
    Pulse Width
    6.2
    6.9
    7.9
    9.2
    12.9
    ns
    t
    A
    t
    INH
    t
    INSU
    t
    OUTH
    t
    OUTSU
    f
    MAX
    Notes:
    1. For dual-module macros use tPD1 + tRD1 + taped, to + tRD1 + taped, or tPD1 + tRD1 + tusk, whichever is appropriate.
    2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
    device performance. Post-route timing analysis or simulation is required to determine actual performance.
    3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
    obtained from the Timer utility.
    4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/
    hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
    the G input subtracts (adds) to the internal setup (hold) time.
    5. Delays based on 35 pF loading.
    Flip-Flop Clock Input Period
    9.5
    10.6
    12.0
    14.1
    19.8
    ns
    Input Buffer Latch Hold
    0.0
    0.0
    0.0
    0.0
    0.0
    ns
    Input Buffer Latch Set-Up
    0.7
    0.8
    0.9
    1.01
    1.4
    ns
    Output Buffer Latch Hold
    0.0
    0.0
    0.0
    0.0
    0.0
    ns
    Output Buffer Latch Set-Up
    0.7
    0.8
    0.89
    1.01
    1.4
    ns
    Flip-Flop (Latch) Clock Frequency
    129
    117
    108
    94
    56
    MHz
    相關(guān)PDF資料
    PDF描述
    A42MX16-FPQ100ES Octal Transparent D-Type Latches With 3-State Outputs 20-SO -40 to 85
    A42MX16-FPQ100I Octal Transparent D-Type Latches With 3-State Outputs 20-TSSOP -40 to 85
    A42MX16-FPQ100M Octal Transparent D-Type Latches With 3-State Outputs 20-TSSOP -40 to 85
    A42MX16-FTQ100 Octal Transparent D-Type Latches With 3-State Outputs 20-TSSOP -40 to 85
    A42MX16-FTQ100A Octal Transparent D-Type Latches With 3-State Outputs 20-TSSOP -40 to 85
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A42MX16-FPQ100ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:40MX and 42MX FPGA Families
    A42MX16-FPQ100I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
    A42MX16-FPQ100M 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:40MX and 42MX FPGA Families
    A42MX16-FPQ160 功能描述:IC FPGA MX SGL CHIP 24K 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
    A42MX16-FPQ160I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)