參數(shù)資料
型號(hào): A42MX16-1VQ100B
廠商: Electronic Theatre Controls, Inc.
英文描述: 40MX and 42MX FPGA Families
中文描述: 40MX和42MX FPGA系列
文件頁(yè)數(shù): 22/120頁(yè)
文件大?。?/td> 854K
代理商: A42MX16-1VQ100B
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)當(dāng)前第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)
118
4958B–AUTO–11/10
Atmel ATA6285/ATA6286 [Preliminary]
Figure 3-55. SPI Transfer Format with CPHA = 1
3.15
Sensor Interface Block
The sensor interface block contains a Motion Sensor Interface Unit (MSIU), a Capacitance Sen-
sor Interface Unit (CSIU), a Voltage Sensor Interface Unit (VSIU), four control registers (SCR,
SCCR, SVCR, TSCR), an 8-bit programmable voltage reference calibration register (MSVCAL),
a Sensor Interrupt Mask Register (SIMSK), a Sensor Status and Flag Register (SSFR) and addi-
tionally an output multiplexer to select one of the two different signals f
C (output signal of CSIU)
and f
V (output signal of VSIU) for the output signal SENO. The output signal (SENO) is selected
by the SEN[1..0] bits in SCR Register. SENO is directed as input for Timer2, see Figure 3-29 on
page 81. The Capacitor / Voltage Sensor Interface Units in combination with the internal timer
modules Timer2 and Timer3 build an ADC to digitizing the different sensor signals, for example
from an external capacitance pressure sensor or an external capacitance acceleration/motion
sensor. Additionally, internal voltage levels can be measured and also an internal on-chip tem-
perature sensor can be monitored with the ADC. The general functionality of this ADC is
Channel (Pin) S2 can be either configured as motion wake-up with low power consumption or as
a normal capacitive sensor interface. For a motion wake-up application on pin S2 the capacitor
sensor interface must be disabled. If the capacitor sensor interface is enabled the internal cir-
cuitry forces periodically all sensor pins to GND. In that times all sensor pins are forced to GND,
no motion wake-up detection will occur, i.e. motion wake-up will fail.
If a motion/acceleration is detected the output signal of MSU (MSENOS) gets high and the
MSENO bit in the SSFR register is set (one), otherwise MSENOS is low and MSENO bit is
cleared (zero).
Additionally a motion sensor interrupt signal (SENINT) can be enabled if the MSIE bit in the
SIMSK register is set (one). The corresponding Interrupt Vector is executed if MSENF bit in
SSFR register is set (one). A more detailed description is given in the Section 3.15.1 “Motion
To ensure accurate results of sensor interface applications specific sleep mode configurations of
the Atmel ATA6289 needs to be done. Best results can be achieved for a motion wake-up appli-
cation if ATA6289 is configured into power-down mode. The performance of the capacitive
sensor interface is optimized if the ATA6289 is configured into sensor-noise reduction mode.
LSB
MSB
Bit 1
Bit 6
Bit 2
Bit 5
Bit 3
Bit 4
Bit 3
Bit 5
Bit 2
Bit 6
Bit 1
MSB
LSB
MSB first (DORD = 0)
LSB first (DORD =1)
SCK (CPOL = 0)
mode 1
SCK (CPOL = 1)
mode 3
SS
SAMPLE -
MOSI/MISO
MISO - PIN
MOSI - PIN
相關(guān)PDF資料
PDF描述
A42MX24-1VQ100B 40MX and 42MX FPGA Families
A42MX36-1VQ100B 40MX and 42MX FPGA Families
A42MX02-1VQ100ES 40MX and 42MX FPGA Families
A42MX04-1VQ100ES 40MX and 42MX FPGA Families
A42MX09-1VQ100ES 40MX and 42MX FPGA Families
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A42MX16-1VQ100ES 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:40MX and 42MX FPGA Families
A42MX16-1VQ100I 功能描述:IC FPGA MX SGL CHIP 24K 100-VQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門(mén)數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類(lèi)型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A42MX16-1VQ100M 制造商:Microsemi Corporation 功能描述:FPGA 24K GATES 608 CELLS 119MHZ/198MHZ 0.45UM 3.3V/5V 100VQF - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA 83 I/O 100VQFP 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 24K 100-VQFP
A42MX16-1VQG100 功能描述:IC FPGA MX SGL CHIP 24K 100-VQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門(mén)數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類(lèi)型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A42MX16-1VQG100I 功能描述:IC FPGA MX SGL CHIP 24K 100-VQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門(mén)數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類(lèi)型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)