參數(shù)資料
型號: A42MX16-1TQ100B
廠商: Electronic Theatre Controls, Inc.
英文描述: 40MX and 42MX FPGA Families
中文描述: 40MX和42MX FPGA系列
文件頁數(shù): 20/120頁
文件大?。?/td> 854K
代理商: A42MX16-1TQ100B
116
4958B–AUTO–11/10
Atmel ATA6285/ATA6286 [Preliminary]
3.14.1.4
SPI Status Register – SPSR
Bit 7 - SPIF: SPI Interrupt Flag
When a serial transfer is complete, the SPIF Flag is set. An interrupt is generated if SPIE in
SPCR is set and global interrupts are enabled. If SS is an input and is driven low when the SPI is
in Master mode, this will also set the SPIF Flag. SPIF is cleared by hardware when executing the
corresponding interrupt handling vector. Alternatively, the SPIF bit is cleared by first reading the
SPI Status Register with SPIF set, then accessing the SPI Data Register (SPDR).
Bit 6 - WCOL: Write COLlision Flag
The WCOL bit is set if the SPI Data Register (SPDR) is written during a data transfer. The
WCOL bit (and the SPIF bit) is cleared by first reading the SPI Status Register with WCOL set,
and then accessing the SPI Data Register (SPDR).
Bit 5..1 - Res: Reserved Bits
These bits are reserved bits in the ATA6289 and will always read as zero.
Bit 0 - SPI2X: Double SPI Speed Bit
When this bit is written logic one the SPI speed (SCK Frequency) will be doubled when the SPI
is in Master mode (see Table 3-49). This means that the minimum SCK period will be two CPU
clock periods. When the SPI is configured as Slave, the SPI is only guaranteed to work at f
osc/4
or lower.
The SPI interface on the ATA6289 is also used for program memory and EEPROM downloading
or uploading. See Section 3.21.5 “Serial Downloading” on page 177 for serial programming and
verification.
Table 3-49.
Relationship Between SCK and the Oscillator Frequency f
OSC
SPI2X
SPR1
SPR0
SCK Frequency
00
0
f
OSC/4
00
1
f
OSC/16
01
0
f
OSC/64
01
1
f
OSC/128
10
0
f
OSC/2
10
1
f
OSC/8
11
0
f
OSC/32
11
1
f
OSC/64
Bit
7
6
5
432
10
SPIF
WCOL
-
SPI2X
SPSR
Read/Write
RR
RRR
RR
R/W
Initial Value
0
000
00
相關(guān)PDF資料
PDF描述
A42MX24-1TQ100B XFRMR PWR 20.0VCT 1.25A QC .187
A42MX02-1TQ100ES XFRMR PWR 20.0VCT 2.2A QC .187
A42MX04-1TQ100ES Power Transformer; Series:VPS; Supply Voltage:115V; Output Voltage:20V; Power Rating:80VA; Mounting Type:Chassis RoHS Compliant: Yes
A42MX09-1TQ100ES XFRMR PWR 20.0VCT 6.5A QC .250
A42MX16-1TQ100ES Power Transformer; Series:VPS; Supply Voltage:115V; Output Voltage:20V; Power Rating:175VA; Mounting Type:Chassis RoHS Compliant: Yes
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A42MX16-1TQ100ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
A42MX16-1TQ100I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
A42MX16-1TQ100M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
A42MX16-1TQ176 功能描述:IC FPGA MX SGL CHIP 24K 176-TQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A42MX16-1TQ176I 功能描述:IC FPGA MX SGL CHIP 24K 176-TQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)