參數(shù)資料
型號: A42MX09-FVQ100M
廠商: Electronic Theatre Controls, Inc.
英文描述: 40MX and 42MX FPGA Families
中文描述: 40MX和42MX FPGA系列
文件頁數(shù): 36/123頁
文件大?。?/td> 854K
代理商: A42MX09-FVQ100M
40MX and 42MX FPGA Families
1-30
v6.0
Predictable Performance: Tight Delay Distributions
Propagation delay between logic modules depends on
the resistive and capacitive loading of the routing tracks,
the interconnect elements, and the module inputs being
driven. Propagation delay increases as the length of
routing tracks, the number of interconnect elements, or
the number of inputs increases.
From a design perspective, the propagation delay can be
statistically correlated or modeled by the fanout
(number of loads) driven by a module. Higher fanout
usually requires some paths to have longer routing
tracks.
The MX FPGAs deliver a tight fanout delay distribution,
which is achieved in two ways: by decreasing the delay of
the interconnect elements and by decreasing the number
of interconnect elements per path.
Actel’s patented antifuse offers a very low resistive/
capacitive interconnect. The antifuses, fabricated in
0.45 μm lithography, offer nominal levels of 100
resistance and 7.0fF capacitance per antifuse.
MX fanout distribution is also tight due to the low
number of antifuses required for each interconnect path.
The proprietary architecture limits the number of
antifuses per path to a maximum of four, with
90 percent of interconnects using only two antifuses.
Timing Characteristics
Device timing characteristics fall into three categories:
family-dependent,
device-dependent,
dependent. The input and output buffer characteristics
are common to all MX devices. Internal routing delays
are device-dependent; actual delays are not determined
until after place-and-route of the user's design is
complete. Delay values may then be determined by using
the Designer software utility or by performing
simulation with post-layout delays.
and
design-
Critical Nets and Typical Nets
Propagation delays are expressed only for typical nets,
which are used for initial design performance evaluation.
Critical net delays can then be applied to the most timing
critical paths. Critical nets are determined by net
property assignment in Actel's Designer software prior to
placement and routing. Up to 6% of the nets in a design
may be designated as critical.
Long Tracks
Some nets in the design use long tracks, which are
special routing resources that span multiple rows,
columns, or modules. Long tracks employ three and
sometimes four antifuse connections, which increase
capacitance and resistance, resulting in longer net delays
for macros connected to long tracks. Typically, up to
6 percent of nets in a fully utilized device require long
tracks. Long tracks add approximately a 3 ns to a 6 ns
delay, which is represented statistically in higher fanout
(FO=8) routing delays in the data sheet specifications
section, shown in
Table 28 on page 1-36
.
Timing Derating
MX devices are manufactured with a CMOS process.
Therefore, device performance varies according to
temperature, voltage, and process changes. Minimum
timing parameters reflect maximum operating voltage,
minimum
operating
temperature
processing.
Maximum
timing
minimum operating voltage, maximum operating
temperature and worst-case processing.
and
best-case
reflect
parameters
相關(guān)PDF資料
PDF描述
A54SX08P-2TQ208M 54SX Family FPGAs
A54SX08 54SX Family FPGAs
A54SX08-1BG208 54SX Family FPGAs
A54SX08-1BG208I 54SX Family FPGAs
A54SXxx 54SX Family FPGAs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A42MX09-FVQG100 功能描述:IC FPGA MX SGL CHIP 14K 100-VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
A42MX09-PG132B 功能描述:IC FPGA 95 I/O 132CPGA 制造商:microsemi corporation 系列:MX 零件狀態(tài):在售 I/O 數(shù):95 柵極數(shù):14000 電壓 - 電源:3 V ~ 3.6 V,4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-55°C ~ 125°C(TJ) 封裝/外殼:- 供應(yīng)商器件封裝:132-CPGA 標(biāo)準(zhǔn)包裝:1
A42MX09-PG132C 功能描述:IC FPGA 95 I/O 132CPGA 制造商:microsemi corporation 系列:MX 零件狀態(tài):在售 I/O 數(shù):95 柵極數(shù):14000 電壓 - 電源:3 V ~ 3.6 V,4.75 V ~ 5.25 V 工作溫度:0°C ~ 70°C(TA) 標(biāo)準(zhǔn)包裝:1
A42MX09-PG132M 功能描述:IC FPGA 95 I/O 132CPGA 制造商:microsemi corporation 系列:MX 零件狀態(tài):在售 I/O 數(shù):95 柵極數(shù):14000 電壓 - 電源:3 V ~ 3.6 V,4.5 V ~ 5.5 V 工作溫度:-55°C ~ 125°C(TC) 標(biāo)準(zhǔn)包裝:1
A42MX09-PL100 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:40MX and 42MX FPGA Families