• <thead id="ulvbe"><s id="ulvbe"></s></thead>
  • <i id="ulvbe"><s id="ulvbe"><li id="ulvbe"></li></s></i>
    參數(shù)資料
    型號: A40MX04-VQ80IX79
    元件分類: FPGA
    英文描述: FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQFP80
    封裝: 1 MM HEIGHT, PLASTIC, VQFP-80
    文件頁數(shù): 75/124頁
    文件大小: 3142K
    代理商: A40MX04-VQ80IX79
    40MX and 42MX FPGA Families
    1- 48
    v6.1
    Table 32
    A42MX09 Timing Characteristics (Nominal 5.0V Operation)
    (Worst-Case Commercial Conditions, VCCA = 4.75V, TJ = 70°C)
    ‘–3’ Speed
    ‘–2’ Speed
    ‘–1’ Speed
    ‘Std’ Speed
    ‘–F’ Speed
    Units
    Parameter Description
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Logic Module Propagation Delays1
    tPD1
    Single Module
    1.2
    1.3
    1.5
    1.8
    2.5
    ns
    tCO
    Sequential Clock-to-Q
    1.3
    1.4
    1.6
    1.9
    2.7
    ns
    tGO
    Latch G-to-Q
    1.2
    1.4
    1.6
    1.8
    2.6
    ns
    tRS
    Flip-Flop (Latch) Reset-to-Q
    1.2
    1.6
    1.8
    2.1
    2.9
    ns
    Logic Module Predicted Routing Delays2
    tRD1
    FO=1 Routing Delay
    0.7
    0.8
    0.9
    1.0
    1.4
    ns
    tRD2
    FO=2 Routing Delay
    0.9
    1.0
    1.2
    1.4
    1.9
    ns
    tRD3
    FO=3 Routing Delay
    1.2
    1.3
    1.5
    1.7
    2.4
    ns
    tRD4
    FO=4 Routing Delay
    1.4
    1.5
    1.7
    2.0
    2.9
    ns
    tRD8
    FO=8 Routing Delay
    2.3
    2.6
    2.9
    3.4
    4.8
    ns
    Logic Module Sequential Timing3, 4
    tSUD
    Flip-Flop (Latch) Data Input Set-Up
    0.3
    0.4
    0.5
    0.7
    ns
    tHD
    Flip-Flop (Latch) Data Input Hold
    0.0
    ns
    tSUENA
    Flip-Flop (Latch) Enable Set-Up
    0.4
    0.5
    0.6
    0.8
    ns
    tHENA
    Flip-Flop (Latch) Enable Hold
    0.0
    ns
    tWCLKA
    Flip-Flop (Latch) Clock Active
    Pulse Width
    3.4
    3.8
    4.3
    5.0
    7.0
    ns
    tWASYN
    Flip-Flop (Latch) Asynchronous
    Pulse Width
    4.5
    4.9
    5.6
    6.6
    9.2
    ns
    tA
    Flip-Flop Clock Input Period
    3.5
    3.8
    4.3
    5.1
    7.1
    ns
    tINH
    Input Buffer Latch Hold
    0.0
    ns
    tINSU
    Input Buffer Latch Set-Up
    0.3
    0.4
    0.6
    ns
    tOUTH
    Output Buffer Latch Hold
    0.0
    ns
    tOUTSU
    Output Buffer Latch Set-Up
    0.3
    0.4
    0.6
    ns
    fMAX
    Flip-Flop (Latch) Clock Frequency
    268
    244
    224
    195
    117
    MHz
    Notes:
    1. For dual-module macros, use tPD1 + tRD1 + tPDn, tCO + tRD1 + tPDn, or tPD1 + tRD1 + tSUD, whichever is appropriate.
    2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
    device performance. Post-route timing analysis or simulation is required to determine actual performance.
    3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
    obtained from the Timer utility.
    4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/
    hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
    the G input subtracts (adds) to the internal setup (hold) time.
    5. Delays based on 35 pF loading.
    相關(guān)PDF資料
    PDF描述
    A40MX04-VQ80I FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQFP80
    A40MX04-VQ80MX79 FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQFP80
    A40MX04-VQ80M FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQFP80
    A40MX04-VQ80X79 FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQFP80
    A40MX04-VQ80 FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQFP80
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A40MX04-VQ80M 制造商:Microsemi Corporation 功能描述:FPGA 6K GATES 547 CELLS 83MHZ/139MHZ 0.45UM 3.3V/5V 80VQFP - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP 制造商:Microsemi Corporation 功能描述:IC FPGA 69 I/O 80VQFP
    A40MX04-VQG80 功能描述:IC FPGA 69I/O 80VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:24 系列:ECP2 LAB/CLB數(shù):1500 邏輯元件/單元數(shù):12000 RAM 位總計(jì):226304 輸入/輸出數(shù):131 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28)
    A40MX04-VQG80A 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
    A40MX04-VQG80I 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
    A40MX04-VQG80M 制造商:Microsemi Corporation 功能描述:FPGA 6K GATES 547 CELLS 83MHZ/139MHZ 0.45UM 3.3V/5V 80VQFP - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP 制造商:Microsemi Corporation 功能描述:IC FPGA 69 I/O 80VQFP