(Worst-Case C" />

    參數(shù)資料
    型號(hào): A40MX04-1VQ80
    廠商: Microsemi SoC
    文件頁數(shù): 125/142頁
    文件大?。?/td> 0K
    描述: IC FPGA MX SGL CHIP 6K 80-VQFP
    標(biāo)準(zhǔn)包裝: 90
    系列: MX
    輸入/輸出數(shù): 69
    門數(shù): 6000
    電源電壓: 3 V ~ 3.6 V,4.75 V ~ 5.25 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 70°C
    封裝/外殼: 80-TQFP
    供應(yīng)商設(shè)備封裝: 80-VQFP(14x14)
    40MX and 42MX FPGA Families
    Re vi s i on 11
    1 - 79
    Table 1-39 A42MX36 Timing Characteristics (Nominal 3.3 V Operation)
    (Worst-Case Commercial Conditions, VCCA = 3.0 V, TJ = 70°C)
    –3 Speed
    –2 Speed
    –1 Speed
    Std Speed –F Speed
    Parameter / Description
    Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Units
    Logic Module Combinatorial Functions1
    tPD
    Internal Array Module Delay
    1.9
    2.1
    2.3
    2.7
    3.8
    ns
    tPDD
    Internal Decode Module Delay
    2.2
    2.5
    2.8
    3.3
    4.7
    ns
    Logic Module Predicted Routing Delays2
    tRD1
    FO = 1 Routing Delay
    1.3
    1.5
    1.7
    2.0
    2.7
    ns
    tRD2
    FO = 2 Routing Delay
    1.8
    2.0
    2.3
    2.7
    3.7
    ns
    tRD3
    FO = 3 Routing Delay
    2.3
    2.5
    2.8
    3.4
    4.7
    ns
    tRD4
    FO = 4 Routing Delay
    2.8
    3.1
    3.5
    4.1
    5.7
    ns
    tRD5
    FO = 8 Routing Delay
    4.6
    5.2
    5.8
    6.9
    9.6
    ns
    tRDD
    Decode-to-Output Routing Delay
    0.5
    0.6
    0.7
    1.0
    ns
    Logic Module Sequential Timing3, 4
    tCO
    Flip-Flop Clock-to-Output
    1.8
    2.0
    2.3
    2.7
    3.7
    ns
    tGO
    Latch Gate-to-Output
    1.8
    2.0
    2.3
    2.7
    3.7
    ns
    tSUD
    Flip-Flop (Latch) Set-Up Time
    0.4
    0.5
    0.6
    0.7
    0.9
    ns
    tHD
    Flip-Flop (Latch) Hold Time
    0.0
    ns
    tRO
    Flip-Flop (Latch) Reset-to-Output
    2.2
    2.4
    2.7
    3.2
    4.5
    ns
    tSUENA
    Flip-Flop (Latch) Enable Set-Up
    1.0
    1.1
    1.2
    1.4
    2.0
    ns
    tHENA
    Flip-Flop (Latch) Enable Hold
    0.0
    ns
    tWCLKA
    Flip-Flop (Latch)
    Clock Active Pulse Width
    4.6
    5.2
    5.8
    6.9
    9.6
    ns
    tWASYN
    Flip-Flop (Latch)
    Asynchronous Pulse Width
    6.1
    6.8
    7.7
    9.0
    12.6
    ns
    Synchronous SRAM Operations
    tRC
    Read Cycle Time
    9.5
    10.5
    11.9
    14.0
    19.6
    ns
    tWC
    Write Cycle Time
    9.5
    10.5
    11.9
    14.0
    19.6
    ns
    tRCKHL
    Clock HIGH/LOW Time
    4.8
    5.3
    6.0
    7.0
    9.8
    ns
    tRCO
    Data Valid After Clock HIGH/LOW
    4.8
    5.3
    6.0
    7.0
    9.8
    ns
    tADSU
    Address/Data Set-Up Time
    2.3
    2.5
    2.8
    3.4
    4.8
    ns
    Notes:
    1. For dual-module macros, use tPD1 + tRD1 + tPDn, tCO + tRD1 + tPDn, or tPD1 + tRD1 + tSUD, whichever is appropriate.
    2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for
    estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.
    3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules
    can be obtained from the Timer utility.
    4. Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input.
    External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an
    external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.
    5. Delays based on 35 pF loading.
    相關(guān)PDF資料
    PDF描述
    EPF6016ATC144-1N IC FLEX 6000 FPGA 16K 144-TQFP
    EPF6016ATC144-1 IC FLEX 6000 FPGA 16K 144-TQFP
    AGM31DTBN-S189 CONN EDGECARD 62POS R/A .156 SLD
    A40MX04-1VQG80 IC FPGA MX SGL CHIP 6K 80-VQFP
    A40MX04-VQG80I IC FPGA MX SGL CHIP 6K 80-VQFP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A40MX04-1VQ80I 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
    A40MX04-1VQ80M 制造商:Microsemi Corporation 功能描述:FPGA 6K GATES 547 CELLS 96MHZ/160MHZ 0.45UM 3.3V/5V 80VQFP - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA 69 I/O 80VQFP 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP
    A40MX04-1VQG80 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
    A40MX04-1VQG80I 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
    A40MX04-1VQG80M 制造商:Microsemi Corporation 功能描述:FPGA 6K GATES 547 CELLS 96MHZ/160MHZ 0.45UM 3.3V/5V 80VQFP - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA 69 I/O 80VQFP