<ins id="oos4h"></ins>
<ins id="oos4h"></ins>
<ins id="oos4h"><sup id="oos4h"></sup></ins><big id="oos4h"><xmp id="oos4h">
<code id="oos4h"></code><big id="oos4h"></big>
  • <tfoot id="oos4h"><div id="oos4h"></div></tfoot>
  • <nobr id="oos4h"><menu id="oos4h"><label id="oos4h"></label></menu></nobr>
            
    
    
    參數(shù)資料
    型號(hào): A3PN030-FVQG100
    元件分類: FPGA
    英文描述: FPGA, 768 CLBS, 30000 GATES, PQFP100
    封裝: 14 X 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VQFP-100
    文件頁(yè)數(shù): 2/92頁(yè)
    文件大小: 3184K
    代理商: A3PN030-FVQG100
    ProASIC3 nano Device Overview
    1- 6
    A d vance v0.4
    User Nonvolatile FlashROM
    Actel ProASIC3 nano devices have 1 kbit of on-chip, user-accessible, nonvolatile FlashROM. The
    FlashROM can be used in diverse system applications:
    Internet protocol addressing (wireless or fixed)
    System calibration settings
    Device serialization and/or inventory control
    Subscription-based business models (for example, set-top boxes)
    Secure key storage for secure communications algorithms
    Asset management/tracking
    Date stamping
    Version management
    The FlashROM is written using the standard ProASIC3 nano IEEE 1532 JTAG programming interface.
    The core can be individually programmed (erased and written), and on-chip AES decryption can be
    used selectively to securely load data over public networks (except in the A3PN030 and smaller
    devices), as in security keys stored in the FlashROM for a user design.
    The FlashROM can be programmed via the JTAG programming interface, and its contents can be
    read back either through the JTAG programming interface or via direct FPGA core addressing. Note
    that the FlashROM can only be programmed from the JTAG interface and cannot be programmed
    from the internal logic array.
    The FlashROM is programmed as 8 banks of 128 bits; however, reading is performed on a byte-by-
    byte basis using a synchronous interface. A 7-bit address from the FPGA core defines which of the 8
    banks and which of the 16 bytes within that bank are being read. The three most significant bits
    (MSBs) of the FlashROM address determine the bank, and the four least significant bits (LSBs) of
    the FlashROM address define the byte.
    The Actel ProASIC3 nano development software solutions, Libero Integrated Design Environment
    (IDE) and Designer, have extensive support for the FlashROM. One such feature is auto-generation
    of sequential programming files for applications requiring a unique serial number in each part.
    Another feature enables the inclusion of static data for system version control. Data for the
    FlashROM can be generated quickly and easily using Actel Libero IDE and Designer software tools.
    Comprehensive programming file support is also included to allow for easy programming of large
    numbers of parts with differing FlashROM contents.
    SRAM and FIFO
    ProASIC3 nano devices (except the A3PN030 and smaller devices) have embedded SRAM blocks
    along their north and south sides. Each variable-aspect-ratio SRAM block is 4,608 bits in size.
    Available memory configurations are 256×18, 512×9, 1k×4, 2k×2, and 4k×1 bits. The individual
    blocks have independent read and write ports that can be configured with different bit widths on
    each port. For example, data can be sent through a 4-bit port and read as a single bitstream. The
    embedded SRAM blocks can be initialized via the device JTAG port (ROM emulation mode) using
    the UJTAG macro (except in A3PN030 and smaller devices).
    In addition, every SRAM block has an embedded FIFO control unit. The control unit allows the
    SRAM block to be configured as a synchronous FIFO without using additional core VersaTiles. The
    FIFO width and depth are programmable. The FIFO also features programmable Almost Empty
    (AEMPTY) and Almost Full (AFULL) flags in addition to the normal Empty and Full flags. The
    embedded FIFO control unit contains the counters necessary for generation of the read and write
    address pointers. The embedded SRAM/FIFO blocks can be cascaded to create larger configurations.
    PLL and CCC
    Higher density ProASIC3 nano devices using either the two I/O bank or four I/O bank architectures
    provide the designer with very flexible clock conditioning capabilities. A3PN060, A3PN125, and
    A3PN250 contain six CCCs. One CCC (center west side) has a PLL. The A3PN030 and smaller devices
    use different CCCs in their architecture. These CCC-GLs contain a global MUX but do not have any
    PLLs or programmable delays.
    For devices using the six CCC block architecture, these six CCC blocks are located at the four corners
    and the centers of the east and west sides.
    相關(guān)PDF資料
    PDF描述
    A3PN030-QN48I FPGA, 768 CLBS, 30000 GATES, QCC48
    A3PN030-QN48 FPGA, 768 CLBS, 30000 GATES, QCC48
    A3PN030-QN68I FPGA, 768 CLBS, 30000 GATES, QCC68
    A3PN030-QN68 FPGA, 768 CLBS, 30000 GATES, QCC68
    A3PN030-Z1QN48I FPGA, 768 CLBS, 30000 GATES, QCC48
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A3PN030-VQG100 制造商:Microsemi Corporation 功能描述:FPGA PROASIC3 NANO 30K GATES 130NM 1.5V - Trays
    A3PN030-Z1QNG48 功能描述:IC FPGA NANO 30K GATES 48-QFN RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:ProASIC3 nano 標(biāo)準(zhǔn)包裝:152 系列:IGLOO PLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):792 RAM 位總計(jì):- 輸入/輸出數(shù):120 門(mén)數(shù):30000 電源電壓:1.14 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 85°C 封裝/外殼:289-TFBGA,CSBGA 供應(yīng)商設(shè)備封裝:289-CSP(14x14)
    A3PN030-Z1QNG48I 功能描述:IC FPGA NANO 30K GATES 48-QFN RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:ProASIC3 nano 標(biāo)準(zhǔn)包裝:152 系列:IGLOO PLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):792 RAM 位總計(jì):- 輸入/輸出數(shù):120 門(mén)數(shù):30000 電源電壓:1.14 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 85°C 封裝/外殼:289-TFBGA,CSBGA 供應(yīng)商設(shè)備封裝:289-CSP(14x14)
    A3PN030-Z1QNG68 功能描述:IC FPGA NANO 30K GATES 68-QFN RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:ProASIC3 nano 標(biāo)準(zhǔn)包裝:152 系列:IGLOO PLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):792 RAM 位總計(jì):- 輸入/輸出數(shù):120 門(mén)數(shù):30000 電源電壓:1.14 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 85°C 封裝/外殼:289-TFBGA,CSBGA 供應(yīng)商設(shè)備封裝:289-CSP(14x14)
    A3PN030-Z1QNG68I 功能描述:IC FPGA NANO 30K GATES 68-QFN RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:ProASIC3 nano 標(biāo)準(zhǔn)包裝:152 系列:IGLOO PLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):792 RAM 位總計(jì):- 輸入/輸出數(shù):120 門(mén)數(shù):30000 電源電壓:1.14 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 85°C 封裝/外殼:289-TFBGA,CSBGA 供應(yīng)商設(shè)備封裝:289-CSP(14x14)