A1 24 0A T i m i n g C har a c t e r i st i c s (continued) (W or s t - C as e M i " />
參數(shù)資料
型號: A1020B-VQG80C
廠商: Microsemi SoC
文件頁數(shù): 21/98頁
文件大小: 0K
描述: IC FPGA 2K GATES 80-VQFP COM
標(biāo)準(zhǔn)包裝: 90
系列: ACT™ 1
LAB/CLB數(shù): 547
輸入/輸出數(shù): 69
門數(shù): 2000
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 80-TQFP
供應(yīng)商設(shè)備封裝: 80-VQFP(14x14)
28
A1 24 0A T i m i n g C har a c t e r i st i c s (continued)
(W or s t - C as e M i l i t a r y Cond i t i o n s , V CC = 4.5 V, TJ = 1 25°C)
‘–1’ Speed
‘Std’ Speed
Parameter
Description
Min.
Max.
Min.
Max.
Units
Input Module Propagation Delays
tINYH
Pad to Y High
4.0
4.7
ns
tINYL
Pad to Y Low
3.6
4.3
ns
tINGH
G to Y High
6.9
8.1
ns
tINGL
G to Y Low
6.6
7.7
ns
Input Module Predicted Routing Delays1
tIRD1
FO=1 Routing Delay
5.8
6.9
ns
tIRD2
FO=2 Routing Delay
6.7
7.8
ns
tIRD3
FO=3 Routing Delay
7.5
8.8
ns
tIRD4
FO=4 Routing Delay
8.2
9.7
ns
tIRD8
FO=8 Routing Delay
10.9
12.9
ns
Global Clock Network
tCKH
Input Low to High
FO = 32
FO = 256
13.3
16.3
15.7
19.2
ns
tCKL
Input High to Low
FO = 32
FO = 256
13.3
16.5
15.7
19.5
ns
tPWH
Minimum Pulse Width High
FO = 32
FO = 256
5.7
6.0
6.7
7.1
ns
tPWL
Minimum Pulse Width Low
FO = 32
FO = 256
5.7
6.0
6.7
7.1
ns
tCKSW
Maximum Skew
FO = 32
FO = 256
0.6
3.1
0.6
3.1
ns
tSUEXT
Input Latch External Setup
FO = 32
FO = 256
0.0
ns
tHEXT
Input Latch External Hold
FO = 32
FO = 256
8.6
13.8
8.6
13.8
ns
tP
Minimum Period
FO = 32
FO = 256
11.5
12.2
13.5
14.3
ns
fMAX
Maximum Frequency
FO = 32
FO = 256
87
82
74
70
MHz
Note:
1.
Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device
performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is
based on actual routing delay measurements performed on the device prior to shipment. Optimization techniques may further reduce
delays by 0 to 4 ns.
相關(guān)PDF資料
PDF描述
977-050-010R031 BACKSHELL DB50 PLAIN PLASTIC
978-009-020R121 BACKSHELL DB9 METALIZED PLASTIC
976-009-010R031 BACKSHELL DB9 FLAT RIBBON PLAST
CAT24C64WI-G IC EEPROM 64KBIT 400KHZ 8SOIC
978-015-010R031 BACKSHELL DB15 GREY PLASTIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A1020B-VQG80I 功能描述:IC FPGA 2K GATES 80-VQFP IND RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ACT™ 1 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
A1020-CQ84B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
A1020-CQ84C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
A1020-CQ84I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
A1020-CQ84M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)