A1 28 0XL Ti m i ng Cha r act e r i s t i cs (continued) (W or s t - C as e M i l i" />
參數(shù)資料
型號: A1020B-1VQG80C
廠商: Microsemi SoC
文件頁數(shù): 28/98頁
文件大?。?/td> 0K
描述: IC FPGA 2K GATES 80-VQFP COM
標(biāo)準(zhǔn)包裝: 90
系列: ACT™ 1
LAB/CLB數(shù): 547
輸入/輸出數(shù): 69
門數(shù): 2000
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 80-TQFP
供應(yīng)商設(shè)備封裝: 80-VQFP(14x14)
34
A1 28 0XL Ti m i ng Cha r act e r i s t i cs (continued)
(W or s t - C as e M i l i t a r y Cond i t i o n s , V CC = 4.5 V, TJ = 1 25°C)
‘–1’ Speed
‘Std’ Speed
Parameter Description
Min.
Max.
Min.
Max.
Units
Input Module Propagation Delays
tINYH
Pad to Y High
1.5
1.7
ns
tINYL
Pad to Y Low
1.7
2.1
ns
tINGH
G to Y High
2.8
3.3
ns
tINGL
G to Y Low
3.7
4.3
ns
Input Module Predicted Routing Delays1
tRD1
FO=1 Routing Delay
4.6
5.3
ns
tRD2
FO=2 Routing Delay
5.2
6.1
ns
tRD3
FO=3 Routing Delay
5.5
6.5
ns
tRD4
FO=4 Routing Delay
6.4
7.5
ns
tRD8
FO=8 Routing Delay
9.2
10.8
ns
Global Clock Network
tCKH
Input Low to High
FO = 32
FO = 384
7.1
8.0
8.4
9.5
ns
tCKL
Input High to Low
FO = 32
FO = 384
7.0
8.0
8.3
9.5
ns
tPWH
Minimum Pulse Width High
FO = 32
FO = 384
4.3
4.8
5.3
5.7
ns
tPWL
Minimum Pulse Width Low
FO = 32
FO = 384
4.3
4.8
5.3
5.7
ns
tCKSW
Maximum Skew
FO = 32
FO = 384
1.1
1.2
ns
tSUEXT
Input Latch External Setup
FO = 32
FO = 384
0.0
ns
tHEXT
Input Latch External Hold
FO = 32
FO = 384
3.6
4.6
4.2
5.3
ns
tP
Minimum Period
FO = 32
FO = 384
9.1
9.8
10.7
11.8
ns
fMAX
Maximum Frequency
FO = 32
FO = 384
110
100
90
85
MHz
Note:
1.
Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device
performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based
on actual routing delay measurements performed on the device prior to shipment. Optimization techniques may further reduce delays by 0
to 4 ns.
相關(guān)PDF資料
PDF描述
FMC17DRYI-S734 CONN EDGECARD 34POS DIP .100 SLD
ESC65DRYS-S734 CONN EDGECARD 130PS DIP .100 SLD
RSC31DTES CONN EDGECARD 62POS .100 EYELET
1982754-1 KIT, COVER 120DEG, 64 POS
552008-4 CONN CHAMP COVER 50 POS 180 DEG
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A1020B-1VQG80I 功能描述:IC FPGA 2K GATES 80-VQFP IND RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ACT™ 1 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
A1020B-2CQ84B 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ACT 1 Series FPGAs
A1020B-2CQ84C 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ACT 1 Series FPGAs
A1020B-2CQ84I 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ACT 1 Series FPGAs
A1020B-2CQ84M 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ACT 1 Series FPGAs