參數(shù)資料
型號(hào): 93LC66B
廠商: Microchip Technology Inc.
英文描述: 4K 2.5V Microwire Serial EEPROM(4K位,2.5V,具上掉電數(shù)據(jù)保護(hù)電路,Microwire接口EEPROM)
中文描述: 4K的Microwire串行EEPROM的為2.5V(4K的位,2.5伏,具上掉電數(shù)據(jù)保護(hù)電路,微型導(dǎo)線接口的EEPROM)
文件頁(yè)數(shù): 3/12頁(yè)
文件大?。?/td> 185K
代理商: 93LC66B
93LC66A/B
1997 Microchip Technology Inc.
Preliminary
DS21209A-page 3
2.0
PIN DESCRIPTION
2.1
Chip Select (CS)
A high level selects the device; a low level deselects the
device and forces it into standby mode. However, a pro-
gramming cycle which is already in progress will be
completed, regardless of the Chip Select (CS) input
signal. If CS is brought low during a program cycle, the
device will go into standby mode as soon as the pro-
gramming cycle is completed.
CS must be low for 250 ns minimum (T
consecutive instructions. If CS is low, the internal con-
trol logic is held in a RESET status.
CSL
) between
2.2
Serial Clock (CLK)
The Serial Clock (CLK) is used to synchronize the com-
munication between a master device and the 93LC66A/
B. Opcode, address, and data bits are clocked in on the
positive edge of CLK. Data bits are also clocked out on
the positive edge of CLK.
CLK can be stopped anywhere in the transmission
sequence (at high or low level) and can be continued
anytime with respect to clock high time (T
clock low time (T
CKL
). This gives the controlling master
freedom in preparing opcode, address, and data.
CLK is a “Don't Care” if CS is low (device deselected).
If CS is high, but a START condition has not been
detected, any number of clock cycles can be received
by the device without changing its status (i.e., waiting
for a START condition).
CKH
) and
CLK cycles are not required during the self-timed
WRITE (i.e., auto ERASE/WRITE) cycle.
After detection of a START condition the specified num-
ber of clock cycles (respectively low to high transitions
of CLK) must be provided. These clock cycles are
required to clock in all required opcode, address, and
data bits before an instruction is executed (Table 2-1
and Table 2-2). CLK and DI then become don't care
inputs waiting for a new START condition to be
detected.
2.3
Data In (DI)
Data In (DI) is used to clock in a START bit, opcode,
address, and data synchronously with the CLK input.
2.4
Data Out (DO)
Data Out (DO) is used in the READ mode to output data
synchronously with the CLK input (T
tive edge of CLK).
This pin also provides READY/BUSY status information
during ERASE and WRITE cycles. READY/BUSY sta-
tus information is available on the DO pin if CS is
brought high after being low for minimum chip select
low time (T
CSL
) and an ERASE or WRITE operation has
been initiated.
The status signal is not available on DO, if CS is held
low during the entire ERASE or WRITE cycle. In this
case, DO is in the HIGH-Z mode. If status is checked
after the ERASE/WRITE cycle, the data line will be high
to indicate the device is ready.
PD
after the posi-
TABLE 2-1
INSTRUCTION SET FOR 93LC66A
Instruction
SB
Opcode
Address
Data In
Data Out
Req. CLK Cycles
ERASE
ERAL
EWDS
EWEN
READ
WRITE
WRAL
1
11
A8
A7
A6
A5
A4
A3
A2
A1
A0
(RDY/BSY)
12
1
00
1
0
X
X
X
X
X
X
X
(RDY/BSY)
12
1
00
0
0
X
X
X
X
X
X
X
HIGH-Z
12
1
00
1
1
X
X
X
X
X
X
X
HIGH-Z
12
1
10
A8
A7
A6
A5
A4
A3
A2
A1
A0
D7 - D0
20
1
01
A8
A7
A6
A5
A4
A3
A2
A1
A0
D7 - D0
(RDY/BSY)
20
1
00
0
1
X
X
X
X
X
X
X
D7 - D0
(RDY/BSY)
20
TABLE 2-2
INSTRUCTION SET FOR 93LC66B
Instruction
SB
Opcode
Address
Data In
Data Out
Req. CLK Cycles
ERASE
ERAL
EWDS
EWEN
READ
WRITE
WRAL
1
11
A7
A6
A5
A4
A3
A2
A1
A0
(RDY/BSY)
11
1
00
1
0
X
X
X
X
X
X
(RDY/BSY)
11
1
00
0
0
X
X
X
X
X
X
HIGH-Z
11
1
00
1
1
X
X
X
X
X
X
HIGH-Z
11
1
10
A7
A6
A5
A4
A3
A2
A1
A0
D15 - D0
27
1
01
A7
A6
A5
A4
A3
A2
A1
A0
D15 - D0
(RDY/BSY)
27
1
00
0
1
X
X
X
X
X
X
D15 - D0
(RDY/BSY)
27
相關(guān)PDF資料
PDF描述
93LC66A 4K 2.5V Microwire Serial EEPROM(4K位,2.5V,具上掉電數(shù)據(jù)保護(hù)電路,Microwire接口EEPROM)
93LC66 4K 2.0V CMOS Serial EEPROM(4K位,2.0V,具上掉電數(shù)據(jù)保護(hù)電路,EEPROM)
93LC46 1K 2.0V CMOS Serial EEPROM(1K位,2.0V,具上掉電數(shù)據(jù)保護(hù)電路,EEPROM)
93LC56 2K 2.0V CMOS Serial EEPROM(2K位,2.0V,具上掉電數(shù)據(jù)保護(hù)電路,EEPROM)
93LC76-IP 8K/16K 2.5V Microwire Serial EEPROM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
93LC66B/P 功能描述:電可擦除可編程只讀存儲(chǔ)器 256x16 RoHS:否 制造商:Atmel 存儲(chǔ)容量:2 Kbit 組織:256 B x 8 數(shù)據(jù)保留:100 yr 最大時(shí)鐘頻率:1000 KHz 最大工作電流:6 uA 工作電源電壓:1.7 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-8
93LC66B-/P 制造商:Microchip Technology 功能描述:4k(256~16) 2MHz 2.5V to 5.5V VA / Microwire 8DIP 制造商:Microchip Technology 功能描述:4k(256~16) 2MHz 2.5V to 5.5V VA / Microwire 8DIP Bulk
93LC66B/P 制造商:Microchip Technology Inc 功能描述:IC EEPROM SERIAL 4K 93LC66 DIP8
93LC66B/SN 功能描述:電可擦除可編程只讀存儲(chǔ)器 256x16 RoHS:否 制造商:Atmel 存儲(chǔ)容量:2 Kbit 組織:256 B x 8 數(shù)據(jù)保留:100 yr 最大時(shí)鐘頻率:1000 KHz 最大工作電流:6 uA 工作電源電壓:1.7 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-8
93LC66B/SN 制造商:Microchip Technology Inc 功能描述:IC EEPROM SERIAL 4K 93LC66 SOIC8