
December 1994
Order Number: 290479-004
82434LX/82434NX PCI, CACHE AND MEMORY
CONTROLLER (PCMC)
Y
Supports the Pentium
TM
Processor at
iCOMP
TM
Index 510
T
60 MHz and iCOMP
Index 567
T
66 MHz
Y
Supports the Pentium Processor at
iCOMP Index 735
T
90 MHz, iCOMP Index
815
T
100 MHz, and iCOMP Index 610
T
75
MHz
Y
Supports Pipelined Addressing
Capability of the Pentium Processor
Y
The 82430NX Drives 3.3V Signal Levels
on the CPU and Cache Interfaces
Y
High Performance CPU/PCI/Memory
Interfaces via Posted Write and Read
Prefetch Buffers
Y
Fully Synchronous PCI Interface with
Full Bus Master Capability
Y
Supports the Pentium Processor
Internal Cache in Either Write-Through
or Write-Back Mode
Y
Programmable Attribute Map of DOS
and BIOS Regions for System
Flexibility
Y
Integrated Low Skew Clock Driver for
Distributing Host Clock
Y
Integrated Second Level Cache
Controller
D Integrated Cache Tag RAM
D Write-Through and Write-Back Cache
Modes for the 82434LX
D Write-Back for the 82434NX
D 82434NX Supports Low-Power Cache
Standby
D Direct Mapped Organization
D Supports Standard and Burst SRAMs
D 256-KByte and 512-KByte Sizes
D Cache Hit Cycle of 3-1-1-1 on Reads
and Writes Using Burst SRAMs
D Cache Hit Cycle of 3-2-2-2 on Reads
and 4-2-2-2 on Writes Using
Standard SRAMs
Y
Integrated DRAM Controller
D Supports 2 MBytes to 192 MBytes of
Cacheable Main Memory for the
82434LX
D Supports 2 MBytes to 512 MBytes of
Cacheable Main Memory for the
82434NX
D Supports DRAM Access Times of
70 ns and 60 ns
D CPU Writes Posted to DRAM 4-1-1-1
D Refresh Cycles Decoupled from ISA
Refresh to Reduce the DRAM
Access Latency
D Six RAS
Y
Lines (82434LX)
D Eight RAS
Y
Lines (82434NX)
D Refresh by RAS
Y
-Only, or CAS-
Before-RAS
Y
, in Single or Burst
of Four
Y
Host/PCI Bridge
D Translates CPU Cycles into PCI Bus
Cycles
D Translates Back-to-Back Sequential
CPU Memory Writes into PCI Burst
Cycles
D Burst Mode Writes to PCI in Zero PCI
Wait-States (i.e. Data Transfer Every
Cycle)
D Full Concurrency Between CPU-to-
Main Memory and PCI-to-PCI
Transactions
D Full Concurrency Between CPU-to-
Second Level Cache and PCI-to-Main
Memory Transactions
D Same Cache and Memory System
Logic Design for ISA and EISA
Systems
D Cache Snoop Filter Ensures Data
Consistency for PCI-to-Main Memory
Transactions
Y
208-Pin QFP Package
*
Other brands and names are the property of their respective owners.