參數(shù)資料
型號(hào): 74F573SCX
廠商: NATIONAL SEMICONDUCTOR CORP
元件分類: 通用總線功能
英文描述: Octal D-Type Latch with TRI-STATE Outputs
中文描述: F/FAST SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20
封裝: 0.300 INCH, PLASTIC, SOIC-20
文件頁數(shù): 2/14頁
文件大?。?/td> 107K
代理商: 74F573SCX
Philips Semiconductors
Product specification
74F573/74F574
Latch/flip-flop
74F573 Octal Transparent Latch (3-State)
74F574 Octal D Flip-Flop (3-State)
2
1989 Oct 16
853-0083 97897
FEATURES
74F573 is broadside pinout version of 74F373
74F574 is broadside pinout version of 74F374
Inputs and Outputs on opposite side of package allow easy
interface to Microprocessors
Useful as an Input or Output port for Microprocessors
3-State Outputs for Bus interfacing
Common Output Enable
74F563 and 74F564 are inverting version of 74F573 and 74F574
respectively
3-State Outputs glitch free during power-up and power-down
These are High-Speed replacements for N8TS805 and N8TS806
DESCRIPTION
The 74F573 is an octal transparent latch coupled to eight 3-State
output buffers. The two sections of the device are controlled
independently by Enable (E) and Output Enable (OE) control gates.
The 74F573 is functionally identical to the 74F373 but has a
broadside pinout configuration to facilitate PC board layout and
allow easy interface with microprocessors.
The data on the D inputs is transferred to the latch outputs when the
Enable (E) input is High. The latch remains transparent to the data
input while E is High and stores the data that is present one setup
time before the High-to-Low enable transition.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors. The
active Low Output Enable (OE) controls all eight 3-State buffers
independent to the latch operation. When OE is Low, the latched or
transparent data appears at the outputs. When OE is High, the
outputs are in high impedance “off” state, which means they will
neither drive nor load the bus.
The 74F574 is functionally identical to the 74F374 but has a
broadside pinout configuration to facilitate PC board layout and
allow easy interface with microprocesors.
It is an 8-bit, edge triggered register coupled to eight 3-State output
buffers. The two sections of the device are controlled independently
by the clock (CP) and Output Enable (OE) control gates.
The register is fully edge-triggered. The state of each D input, one
setup time before the Low-to-High clock transition is transferred to
the corresponding flip-flop’s Q output.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors. The
active Low Output Enable (OE) controls all eight 3-State buffers
independently of the latch operation. When OE is Low, the latched
or transparent data appears at the outputs. When OE is High, the
outputs are in high impedance “off” state, which means they will
neither drive nor load the bus.
TYPE
TYPICAL
PROPAGATION DELAY
TYPICAL SUPPLY
CURRENT
(TOTAL)
74F573
5.0ns
35mA
TYPE
TYPICAL f
MAX
TYPICAL SUPPLY
CURRENT
(TOTAL)
74F574
180MHz
50mA
ORDERING INFORMATION
DESCRIPTION
COMMERCIAL RANGE
V
CC
= 5V
±
10%,
T
amb
= 0
°
C to +70
°
C
PKG DWG #
20-Pin Plastic DIP
N74F573N, N74F574N
SOT146-1
20-Pin Plastic SOL
N74F573D, N74F574D
SOT163-1
20-Pin Plastic SSOP
N74F573DB
SOT339-1
INPUT AND OUTPUT LOADING AND FAN-OUT TABLE
PINS
DESCRIPTION
74F (U.L.)
HIGH/LOW
LOAD VALUE
HIGH/LOW
D0 - D7
Data inputs
1.0/1.0
20
μ
A/0.6mA
20
μ
A/0.6mA
20
μ
A/0.6mA
20
μ
A/0.6mA
E (74F573)
Latch Enable input (active falling edge)
1.0/1.0
OE
Output Enable input (active Low)
1.0/1.0
CP (74F574)
Clock Pulse input (active rising edge)
1.0/1.0
Q0 - Q7
NOTE:
One (1.0) FAST Unit Load is defined as: 20
μ
A in the High state and 0.6mA in the Low state.
3-State outputs
150/40
3.0mA/24mA
相關(guān)PDF資料
PDF描述
74F573SJCQB Octal D-Type Latch with TRI-STATE Outputs
74F573SJCX Octal D-Type Latch with TRI-STATE Outputs
74F573SJMQB Octal D-Type Latch with TRI-STATE Outputs
74F573SJMX Octal D-Type Latch with TRI-STATE Outputs
74F573SMQB Octal D-Type Latch with TRI-STATE Outputs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74F573SJ 功能描述:閉鎖 Octal D-Type Latch RoHS:否 制造商:Micrel 電路數(shù)量:1 邏輯類型:CMOS 邏輯系列:TTL 極性:Non-Inverting 輸出線路數(shù)量:9 高電平輸出電流: 低電平輸出電流: 傳播延遲時(shí)間: 電源電壓-最大:12 V 電源電壓-最小:5 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:SOIC-16 封裝:Reel
74F573SJ_Q 功能描述:閉鎖 Octal D-Type Latch RoHS:否 制造商:Micrel 電路數(shù)量:1 邏輯類型:CMOS 邏輯系列:TTL 極性:Non-Inverting 輸出線路數(shù)量:9 高電平輸出電流: 低電平輸出電流: 傳播延遲時(shí)間: 電源電壓-最大:12 V 電源電壓-最小:5 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:SOIC-16 封裝:Reel
74F573SJCQB 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Octal D-Type Latch with TRI-STATE Outputs
74F573SJCX 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Octal D-Type Latch with TRI-STATE Outputs
74F573SJMQB 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Octal D-Type Latch with TRI-STATE Outputs