參數(shù)資料
型號: 74F191PMX
廠商: National Semiconductor Corporation
元件分類: 通用總線功能
英文描述: Up/Down Binary Counter with Preset and Ripple Clock
中文描述: 向上/向下二進(jìn)制計(jì)數(shù)器的預(yù)置和波紋時鐘
文件頁數(shù): 2/10頁
文件大小: 187K
代理商: 74F191PMX
Unit Loading/Fan Out
54F/74F
Pin Names
Description
U.L.
Input I
IH
/I
IL
HIGH/LOW Output I
OH
/I
OL
CE
CP
P
0
–P
3
PL
U/D
Q
0
–Q
3
RC
TC
Count Enable Input (Active LOW)
Clock Pulse Input (Active Rising Edge)
Parallel Data Inputs
Asynchronous Parallel Load Input (Active LOW)
Up/Down Count Control Input
Flip-Flop Outputs
Ripple Clock Output (Active LOW)
Terminal Count Output (Active HIGH)
1.0/3.0
1.0/1.0
1.0/1.0
1.0/1.0
1.0/1.0
50/33.3
50/33.3
50/33.3
20
m
A/
b
1.8 mA
20
m
A/
b
0.6 mA
20
m
A/
b
0.6 mA
20
m
A/
b
0.6 mA
20
m
A/
b
0.6 mA
b
1 mA/20 mA
b
1 mA/20 mA
b
1 mA/20 mA
Functional Description
The ’F191 is a synchronous up/down 4-bit binary counter. It
contains four edge-triggered flip-flops, with internal gating
and steering logic to provide individual preset, count-up and
count-down operations.
Each circuit has an asynchronous parallel load capability
permitting the counter to be preset to any desired number.
When the Parallel Load (PL) input is LOW, information pres-
ent on the Parallel Data inputs (P
0
–P
3
) is loaded into the
counter and appears on the Q outputs. This operation over-
rides the counting functions, as indicated in the Mode Se-
lect Table.
A HIGH signal on the CE input inhibits counting. When CE is
LOW, internal state changes are initiated synchronously by
the LOW-to-HIGH transition of the clock input. The direction
of counting is determined by the U/D input signal, as indi-
cated in the Mode Select Table. CE and U/D can be
changed with the clock in either state, provided only that the
recommended setup and hold times are observed.
Two types of outputs are provided as overflow/underflow
indicators. The Terminal Count (TC) output is normally LOW
and goes HIGH when a circuit reaches zero in the count-
down mode or reaches 15 in the count-up mode. The TC
output will then remain HIGH until a state change occurs,
whether by counting or presetting or until U/D is changed.
The TC output should not be used as a clock signal be-
cause it is subject to decoding spikes.
The TC signal is also used internally to enable the Ripple
Clock (RC) output. The RC output is normally HIGH. When
CE is LOW and TC is HIGH, the RC output will go LOW
when the clock next goes LOW and will stay LOW until the
clock goes HIGH again. This feature simplifies the design of
multistage counters, as indicated in Figures 1 and2. InFig-
ure 1, each RC output is used as the clock input for the next
higher stage. This configuration is particularly advantageous
when the clock source has a limited drive capability, since it
drives only the first stage. To prevent counting in all stages
it is only necessary to inhibit the first stage, since a HIGH
signal on CE inhibits the RC output pulse, as indicated in the
RC Truth Table. A disadvantage of this configuration, in
some applications, is the timing skew between state chang-
es in the first and last stages. This represents the cumula-
tive delay of the clock as it ripples through the preceding
stages.
A method of causing state changes to occur simultaneously
in all stages is shown inFigure 2. All clock inputs are driven
in parallel and the RC outputs propagate the carry/borrow
signals in ripple fashion. In this configuration the LOW state
duration of the clock must be long enough to allow the neg-
ative-going edge of the carry/borrow signal to ripple through
to the last stage before the clock goes HIGH. There is no
such restriction on the HIGH state duration of the clock,
since the RC output of any device goes HIGH shortly after
its CP input goes HIGH.
The configuration shown in Figure 3 avoids ripple delays
and their associated restrictions. The CE input for a given
stage is formed by combining the TC signals from all the
preceding stages. Note that in order to inhibit counting an
enable signal must be included in each carry gate. The sim-
ple inhibit scheme of Figures 1 and 2 doesn’t apply, be-
cause the TC output of a given stage is not affected by its
own CE.
Mode Select Table
Inputs
Mode
PL
CE
U/D
CP
H
H
L
H
L
L
X
H
L
H
X
X
L
L
X
X
Count Up
Count Down
Preset (Asyn.)
No Change (Hold)
RC Truth Table
Inputs
Output
CE
TC
*
CP
RC
L
H
X
H
X
L
X
X
H
H
*
TC is generated internally
H
e
HIGH Voltage Level
L
e
LOW Voltage Level
X
e
Immaterial
L
e
LOW-to-HIGH Clock Transition
e
LOW Pulse
2
相關(guān)PDF資料
PDF描述
74F191SCQB Up/Down Binary Counter with Preset and Ripple Clock
74F191SJCQB Up/Down Binary Counter with Preset and Ripple Clock
74F191SJCX Up/Down Binary Counter with Preset and Ripple Clock
74F191SJMQB Up/Down Binary Counter with Preset and Ripple Clock
74F191SJMX Up/Down Binary Counter with Preset and Ripple Clock
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74F191SC 功能描述:計(jì)數(shù)器移位寄存器 Up/Down Binary Ctr RoHS:否 制造商:Texas Instruments 計(jì)數(shù)器類型: 計(jì)數(shù)順序:Serial to Serial/Parallel 電路數(shù)量:1 封裝 / 箱體:SOIC-20 Wide 邏輯系列: 邏輯類型: 輸入線路數(shù)量:1 輸出類型:Open Drain 傳播延遲時間:650 ns 最大工作溫度:+ 125 C 最小工作溫度:- 40 C 封裝:Reel
74F191SCQB 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Up/Down Binary Counter with Preset and Ripple Clock
74F191SCX 功能描述:計(jì)數(shù)器移位寄存器 Up/Down Binary Ctr RoHS:否 制造商:Texas Instruments 計(jì)數(shù)器類型: 計(jì)數(shù)順序:Serial to Serial/Parallel 電路數(shù)量:1 封裝 / 箱體:SOIC-20 Wide 邏輯系列: 邏輯類型: 輸入線路數(shù)量:1 輸出類型:Open Drain 傳播延遲時間:650 ns 最大工作溫度:+ 125 C 最小工作溫度:- 40 C 封裝:Reel
74F191SJ 功能描述:計(jì)數(shù)器移位寄存器 Up/Down Binary Ctr RoHS:否 制造商:Texas Instruments 計(jì)數(shù)器類型: 計(jì)數(shù)順序:Serial to Serial/Parallel 電路數(shù)量:1 封裝 / 箱體:SOIC-20 Wide 邏輯系列: 邏輯類型: 輸入線路數(shù)量:1 輸出類型:Open Drain 傳播延遲時間:650 ns 最大工作溫度:+ 125 C 最小工作溫度:- 40 C 封裝:Reel
74F191SJ_Q 功能描述:計(jì)數(shù)器 IC Up/Down Binary Ctr RoHS:否 制造商:NXP Semiconductors 計(jì)數(shù)器類型:Binary Counters 邏輯系列:74LV 位數(shù):10 計(jì)數(shù)法: 計(jì)數(shù)順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel