參數(shù)資料
型號: 74ABT16501
廠商: Fairchild Semiconductor Corporation
英文描述: 18-Bit Universal Bus Transceivers with 3-STATE Outputs
中文描述: 18 - 3位通用總線收發(fā)器態(tài)輸出
文件頁數(shù): 1/7頁
文件大?。?/td> 67K
代理商: 74ABT16501
January 1995
Revised January 1999
7
1999 Fairchild Semiconductor Corporation
DS011690.prf
www.fairchildsemi.com
74ABT16501
18-Bit Universal Bus Transceivers with 3-STATE Outputs
General Description
The ABT16501 18-bit universal bus transceiver combines
D-type latches and D-type flip-flops to allow data flow in
transparent, latched, and clocked modes.
Data flow in each direction is controlled by output-enable
(OEAB and OEBA), latch-enable (LEAB and LEBA), and
clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the
device operates in the transparent mode when LEAB is
HIGH. When LEAB is LOW, the A data is latched if CLKAB
is held at a HIGH or LOW logic level. If LEAB is LOW, the A
bus data is stored in the latch/flip-flop on the LOW-to-HIGH
transition of CLKAB. Output-enable OEAB is active-high.
When OEAB is HIGH, the outputs are active. When OEAB
is LOW, the outputs are in the high-impedance state.
Data flow for B to A is similar to that of A to B but uses
OEBA, LEBA, and CLKBA. The output enables are com-
plementary (OEAB is active HIGH and OEBA is active
LOW).
To ensure the high-impedance state during power up or
power down, OE inputs should be tied to GND through a
pulldown resistor; the minimum value of the resistor is
determined by the current-sourcing capability of the driver.
Features
I
Combines D-Type latches and D-Type flip-flops for oper-
ation in transparent, latched, or clocked mode
I
Flow-through architecture optimizes PCB layout
I
Guaranteed latch-up protection
I
High impedance glitch free bus loading during entire
power up and power down cycle
I
Non-destructive hot insertion capability
Ordering Code:
Devices also available in Tape or Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Pin Assignment for SSOP
Function Table
(Note 1)
Note 1:
A-to-B data flow is shown: B-to-A flow is similar but uses OEBA,
LEBA, and CLKBA.
Note 2:
Output level before the indicated steady-state input conditions
were established.
Note 3:
Output level before the indicated steady-state input conditions
were established, provided that CLKAB was HIGH before LEAB went LOW.
Order Number
74ABT16501CSSC
74ABT16501CMTD
Package Number
MS56A
MTD56
Package Description
56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300” Wide
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Inputs
Output
B
Z
L
H
L
H
B
0
(Note 2)
B
0
(Note 3)
OEAB
L
H
H
H
H
H
H
LEAB
X
H
H
L
L
L
L
CLKAB
X
X
X
H
L
A
X
L
H
L
H
X
X
相關(guān)PDF資料
PDF描述
74ABT16501CMTDX 6W, Filterless, Spread-Spectrum Mono/Stereo Class D Amplifiers
74ABT16501CSSCX 18-Bit Bus Transceiver
74ABT16501CSSC 18-Bit Universal Bus Transceivers with 3-STATE Outputs
74ABT2541 Octal Buffer/Line Driver with 25Ω Series Resistors in the Outputs(八緩沖器/線驅(qū)動器(三態(tài)輸出))
74ABT2541CSC Octal Buffer/Line Driver with 25з Series Resistors in the Outputs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74ABT16501_ZAF3026B WAF 制造商:Fairchild Semiconductor Corporation 功能描述:
74ABT16501_ZAF3116B WAF 制造商:Fairchild Semiconductor Corporation 功能描述:
74ABT16501A 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:18-bit universal bus transceiver 3-State
74ABT16501ADGG 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:18-bit universal bus transceiver 3-State
74ABT16501ADL 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:18-bit universal bus transceiver 3-State