<small id="f60nb"><sup id="f60nb"><small id="f60nb"></small></sup></small>
<dd id="f60nb"><acronym id="f60nb"><var id="f60nb"></var></acronym></dd>
    • <small id="f60nb"><div id="f60nb"><rt id="f60nb"></rt></div></small>
    • <ins id="f60nb"><strike id="f60nb"></strike></ins>
      參數(shù)資料
      型號(hào): 71M6543H-IGTR/F
      廠商: MAXIM INTEGRATED PRODUCTS INC
      元件分類: 模擬信號(hào)調(diào)理
      英文描述: SPECIALTY ANALOG CIRCUIT, PQFP100
      封裝: LEAD FREE, LQFP-100
      文件頁(yè)數(shù): 28/157頁(yè)
      文件大?。?/td> 2178K
      代理商: 71M6543H-IGTR/F
      第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)當(dāng)前第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)
      71M6543F/H and 71M6543G/GH Data Sheet
      v1.2
      2008–2011 Teridian Semiconductor Corporation
      123
      5.4.7
      CE Status and Control
      The CE Status Word is useful for generating early warnings to the MPU (Table 75). It contains sag warnings
      for phase A, B, and C, as well as F0, the derived clock operating at the fundamental input frequency. The
      MPU can read the CE status word at every CE_BUSY interrupt. Since the CE_BUSY interrupt occurs at
      the sample rate (i.e., 2520.6 Hz for MUX_DIV[3:0]=6 or 2184.5 Hz for MUX_DIV[3:0]=7), it is desirable to
      minimize the computation required in the interrupt handler of the MPU.
      Table 75: CESTATUS Register
      CE Address
      Name
      Description
      0x80
      CESTATUS
      See description of CESTATUS bits in Table 76.
      CESTATUS provides information about the status of voltage and input AC signal frequency, which are useful
      for generating an early power fail warning to initiate necessary data storage. CESTATUS represents the
      status flags for the preceding CE code pass (CE_BUSY interrupt). The significance of the bits in
      CESTATUS is shown in Table 76.
      Table 76: CESTATUS Bit Definitions
      CESTATUS
      bit
      Name
      Description
      31:4
      Not Used
      These unused bits are always zero.
      3
      F0
      F0 is a square wave at the exact fundamental input frequency.
      2
      SAG_C
      Normally zero. Becomes one when VADC10 (VC) remains below SAG_THR
      (CE RAM 0x24) for SAGCNT samples. Does not return to zero until VADC10
      (VC) rises above SAG_THR.
      1
      SAG_B
      Normally zero. Becomes one when VADC9 (VB) remains below SAG_THR
      for SAG_CNT samples. Does not return to zero until VADC9 (VB) rises above
      SAG_THR.
      0
      SAG_A
      Normally zero. Becomes one when VADC8 (VA) remains below SAG_THR
      for SAG_CNT samples. Does not return to zero until VADC8 (VA) rises above
      SAG_THR.
      The CE is initialized by the MPU using CECONFIG (Table 77). This register contains in packed form
      SAG_CNT, FREQSEL0, FREQSEL1, EXT_PULSE, PULSE_SLOW, and PULSE_FAST. The CECONFIG bit
      definitions are given in Table 78.
      Table 77: CECONFIG Register
      CE Address
      Name
      Data
      Description
      0x20
      CECONFIG
      0x0030DA20
      See description of the CECONFIG bits in Table 78.
      The EXT_TEMP bit enables temperature compensation by the MPU, when set to 1. When 0, internal (CE)
      temperature compensation is enabled.
      The CE pulse generator can be controlled by either the MPU (external) or CE (internal) variables. Control is by
      the MPU if EXT_PULSE = 1. In this case, the MPU controls the pulse rate by placing values into APULSEW and
      APULSER (CE RAM 0x45 and 0x49). By setting EXT_PULSE = 0, the CE controls the pulse rate based on
      WSUM_X (CE RAM 0x84) and VARSUM_X (CE RAM 0x88).
      The 71M6543 Demo Code creep function halts both internal and external pulse generation.
      相關(guān)PDF資料
      PDF描述
      71M6543F-IGTR/F SPECIALTY ANALOG CIRCUIT, PQFP100
      71M6543H-IGT/F SPECIALTY ANALOG CIRCUIT, PQFP100
      71M6543G-IGTR/F SPECIALTY ANALOG CIRCUIT, PQFP100
      71M6543GH-IGTR/F SPECIALTY ANALOG CIRCUIT, PQFP100
      71M6543GH-IGT/F SPECIALTY ANALOG CIRCUIT, PQFP100
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      71M6543HT-IGT/F 制造商:Maxim Integrated Products 功能描述:ENERGY METER ICS - Rail/Tube
      71M6543HT-IGTR/F 制造商:Maxim Integrated Products 功能描述:3-PHASE SOC, 64KB FLASH, PRES TEMP SENSOR, HIGH PRES REF - Tape and Reel
      71M6545 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:Four-Quadrant Metering, Phase Metrology Processors Flash/RAM Size
      71M6545H 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:Four-Quadrant Metering, Phase Metrology Processors Flash/RAM Size
      71M6545HT-IGT/F 制造商:Maxim Integrated Products 功能描述:METROLOGY PROCESSORS - Rail/Tube