參數(shù)資料
型號: 24C08
廠商: Electronic Theatre Controls, Inc.
英文描述: CMOS IC 2-WIRE BUS 8K ELECTRICALLY ERASABLE PROGRAMMABLE ROM 1K X 8 BIT EEPROM
中文描述: CMOS集成電路2線總線8K的電可擦除可編程ROM的每1000 × 8位EEPROM
文件頁數(shù): 4/16頁
文件大?。?/td> 125K
代理商: 24C08
AI01100
VCC
CBUS
SDA
RL
MASTER
RL
SCL
CBUS
100
200
300
400
0
4
8
12
16
20
CBUS (pF)
R
)
VCC = 5V
Figure 3. Maximum R
L
Value versus Bus Capacitance (C
BUS
) for an I
2
C Bus
The devices with this Write Control feature no
longer support the Multibyte Write mode of opera-
tion, however all other write modes are fully sup-
ported.
Refer to the AN404 Application Note for more de-
tailed information about Write Control feature.
DEVICE OPERATION
I
2
C Bus Background
The ST24/25x08 support the I
2
C protocol. This
protocol defines any device that sends data onto
the bus as a transmitter and any device that reads
the data as a receiver. The device that controls the
data transfer is known as the master and the other
as the slave. The master will always initiate a data
transfer and will provide the serial clock for syn-
chronisation. The ST24/25x08 are always slave
devices in all communications.
Start Condition.
START is identified by a high to
low transition of the SDA line while the clock SCL
is stable in the high state. A START condition must
precede any command for data transfer. Except
during a programming cycle, the ST24/25x08 con-
tinuously monitor the SDA and SCL signals for a
START condition and will not respond unless one
is given.
Stop Condition.
STOP is identified by a low to high
transition of the SDA line while the clock SCL is
stable in the high state. A STOP condition termi-
nates communication between the ST24/25x08
and the bus master. A STOP condition at the end
of a Read command, after and only after a No
Acknowledge, forces the standby state. A STOP
condition at the end of a Write command triggers
the internal EEPROM write cycle.
Acknowledge Bit (ACK).
An acknowledge signal
is used to indicate a successfull data transfer. The
bus transmitter, either master or slave, will release
the SDA bus after sending 8 bits of data. During the
9th clock pulse period the receiver pulls the SDA
bus low to acknowledge the receipt of the 8 bits of
data.
Data Input.
During data input the ST24/25x08
sample the SDA bus signal on the rising edge of
the clock SCL. Note that for correct device opera-
tion the SDA signal must be stable during the clock
low to high transition and the data must change
ONLY when the SCL line is low.
Memory Addressing.
To start communication be-
tween the bus master and the slave ST24/25x08,
the master must initiate a START condition. Follow-
ing this, the master sends onto the SDA bus line 8
bits (MSB first) corresponding to the device select
code (7 bits) and a READ or WRITE bit.
SIGNAL DESCRIPTIONS
(cont’d)
4/16
ST24/25C08, ST24/25W08
相關(guān)PDF資料
PDF描述
24C08 The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
24C08B-EP The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
24C08B-ESL The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
24C08B-ESN The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
24C16 16 Kbit Serial I2C Bus EEPROM with User-Defined Block Write Protection
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
24C080-EP 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:8K/16K 5.0V SPI Bus Serial EEPROM
24C080-ESN 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:8K/16K 5.0V SPI Bus Serial EEPROM
24C080-IP 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:8K/16K 5.0V SPI Bus Serial EEPROM
24C080-ISN 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:8K/16K 5.0V SPI Bus Serial EEPROM
24C080-P 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:8K/16K 5.0V SPI Bus Serial EEPROM