參數(shù)資料
型號(hào): 24C01SC-W
廠商: Microchip Technology Inc.
英文描述: 24C01C-P 24C01C-IP 24C01C-EP 24C01C-SN 24C01C-ISN 24C01C-ESN 24C01C-ST 24C01C-IST 24C01C-EST
中文描述: 24C01C磷24C01C的IP 24C01C -內(nèi)啡肽24C01C錫24C01C,無(wú)法真正傳達(dá)24C01C - ESN的24C01C ST段24C01C -北京時(shí)間24C01C -學(xué)報(bào)
文件頁(yè)數(shù): 7/12頁(yè)
文件大?。?/td> 168K
代理商: 24C01SC-W
1999 Microchip Technology Inc.
DS21170D-page 7
24C01SC/02SC
5.0
ACKNOWLEDGE POLLING
Since the device will not acknowledge during a write
cycle, this can be used to determine when the cycle is
complete (this feature can be used to maximize bus
throughput). Once the stop condition for a write com-
mand has been issued from the master, the device ini-
tiates the internally timed write cycle. ACK polling can
be initiated immediately. This involves the master send-
ing a start condition followed by the control byte for a
write command (R/W = 0). If the device is still busy with
the write cycle, then NO ACK will be returned. If the
cycle is complete, then the device will return the ACK,
and the master can then proceed with the next read or
write command. See Figure 5-1 for flow diagram.
FIGURE 5-1:
ACKNOWLEDGE POLLING
FLOW
Send
Write Command
Send Stop
Condition to
Initiate Write Cycle
Send Start
Send Control Byte
with R/W = 0
Did Device
Acknowledge
(ACK = 0)
Next
Operation
NO
YES
6.0
READ OPERATION
Read operations are initiated in the same way as write
operations with the exception that the R/W bit of the
slave address is set to one. There are three basic types
of read operations: current address read, random read,
and sequential read.
6.1
Current Address Read
The 24C01SC/02SC contains an address counter that
maintains the address of the last word accessed, inter-
nally incremented by one. Therefore, if the previous
access (either a read or write operation) was to
address n, the next current address read operation
would access data from address n + 1. Upon receipt of
the slave address with R/W bit set to one, the
24C01SC/02SC issues an acknowledge and transmits
the 8-bit data word. The master will not acknowledge
the transfer but does generate a stop condition and the
24C01SC/02SC
discontinues
(Figure 6-1).
transmission
6.2
Random Read
Random read operations allow the master to access
any memory location in a random manner. To perform
this type of read operation, first the word address must
be set. This is done by sending the word address to the
24C01SC/02SC as part of a write operation. After the
word address is sent, the master generates a start con-
dition following the acknowledge. This terminates the
write operation, but not before the internal address
pointer is set. Then, the master issues the control byte
again but with the R/W bit set to a one. The
24C01SC/02SC will then issue an acknowledge and
transmits the 8-bit data word. The master will not
acknowledge the transfer but does generate a stop
condition and the 24C01SC/02SC discontinues trans-
mission (Figure 6-2).
This Material Copyrighted by Its Respective Manufacturer
相關(guān)PDF資料
PDF描述
24C01SC-W08 24C01C-P 24C01C-IP 24C01C-EP 24C01C-SN 24C01C-ISN 24C01C-ESN 24C01C-ST 24C01C-IST 24C01C-EST
24C01SC-WF 24C01C-P 24C01C-IP 24C01C-EP 24C01C-SN 24C01C-ISN 24C01C-ESN 24C01C-ST 24C01C-IST 24C01C-EST
24C01SC-WF08 24C01C-P 24C01C-IP 24C01C-EP 24C01C-SN 24C01C-ISN 24C01C-ESN 24C01C-ST 24C01C-IST 24C01C-EST
24C01 1K/2K/4K 5.0V I 2 C O Serial EEPROMs
24C04 4 Kbit Serial I2C Bus EEPROM with User-Defined Block Write Protection
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
24C01SCW08 制造商:未知廠家 制造商全稱:未知廠家 功能描述:I2C Serial EEPROM
24C01SC-W08 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:24C01C-P 24C01C-IP 24C01C-EP 24C01C-SN 24C01C-ISN 24C01C-ESN 24C01C-ST 24C01C-IST 24C01C-EST
24C01SCWF 制造商:未知廠家 制造商全稱:未知廠家 功能描述:I2C Serial EEPROM
24C01SC-WF 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:24C01C-P 24C01C-IP 24C01C-EP 24C01C-SN 24C01C-ISN 24C01C-ESN 24C01C-ST 24C01C-IST 24C01C-EST
24C01SCWF08 制造商:未知廠家 制造商全稱:未知廠家 功能描述:I2C Serial EEPROM