<nobr id="lnwnj"><small id="lnwnj"><pre id="lnwnj"></pre></small></nobr>
  • <thead id="lnwnj"></thead>
            
    
    
    參數(shù)資料
    型號: S29GL128P13FFI022
    廠商: Spansion Inc.
    英文描述: 3.0 Volt-only Page Mode Flash Memory featuring 90 nm MirrorBit Process Technology
    中文描述: 3.0伏只頁面模式閃存具有90納米MirrorBit工藝技術
    文件頁數(shù): 35/71頁
    文件大小: 990K
    代理商: S29GL128P13FFI022
    November21,2006 S29GL-P_00_A3
    S29GL-P MirrorBit
    TM
    Flash Family
    33
    D a t a
    S h e e t
    ( A d v a n c e
    I n f o r m a t i o n )
    7.8.2
    DQ6: Toggle Bit I
    Toggle Bit I on DQ6 indicates whether an Embedded Program or Erase algorithm is in progress or complete,
    or whether the device has entered the Erase Suspend mode. Toggle Bit I may be read at any address, and is
    valid after the rising edge of the final WE# pulse in the command sequence (prior to the program or erase
    operation), and during the sector erase time-out.
    During an Embedded Program or Erase algorithm operation, successive read cycles to any address cause
    DQ6 to toggle. When the operation is complete, DQ6 stops toggling.
    After an erase command sequence is written, if all sectors selected for erasing are protected, DQ6 toggles for
    approximately 100
    μ
    s, then returns to reading array data. If not all selected sectors are protected, the
    Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are
    protected.
    The system can use DQ6 and DQ2 together to determine whether a sector is actively erasing or is erase-
    suspended. When the device is actively erasing (that is, the Embedded Erase algorithm is in progress), DQ6
    toggles. When the device enters the Erase Suspend mode, DQ6 stops toggling. However, the system must
    also use DQ2 to determine which sectors are erasing or erase-suspended. Alternatively, the system can use
    DQ7 (see the subsection on DQ7: Data# Polling).
    If a program address falls within a protected sector, DQ6 toggles for approximately 1
    μ
    s after the program
    command sequence is written, then returns to reading array data.
    DQ6 also toggles during the erase-suspend-program mode, and stops toggling once the Embedded Program
    Algorithm is complete.
    See the following for additional information:
    Figure 7.4
    ,
    Figure 11.13 on page 57
    , and
    Table 7.17
    .
    Toggle Bit I on DQ6 requires either OE# or CE# to be de-asserted and reasserted to show the change in
    state.
    7.8.3
    DQ2: Toggle Bit II
    The “Toggle Bit II” on DQ2, when used with DQ6, indicates whether a particular sector is actively erasing (that
    is, the Embedded Erase algorithm is in progress), or whether that sector is erase-suspended. Toggle Bit II is
    valid after the rising edge of the final WE# pulse in the command sequence. DQ2 toggles when the system
    reads at addresses within those sectors that have been selected for erasure. But DQ2 cannot distinguish
    whether the sector is actively erasing or is erase-suspended. DQ6, by comparison, indicates whether the
    device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for
    erasure. Thus, both status bits are required for sector and mode information. Refer to
    Table 7.17
    to compare
    outputs for DQ2 and DQ6. See
    Figure 11.14 on page 57
    for additional information.
    7.8.4
    Reading Toggle Bits DQ6/DQ2
    Whenever the system initially begins reading toggle bit status, it must read DQ7–DQ0 at least twice in a row
    to determine whether a toggle bit is toggling. Typically, the system would note and store the value of the
    toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit
    with the first. If the toggle bit is not toggling, the device has completed the program or erases operation. The
    system can read array data on DQ7–DQ0 on the following read cycle. However, if after the initial two read
    cycles, the system determines that the toggle bit is still toggling, the system also should note whether the
    value of DQ5 is high (see the section on DQ5). If it is, the system should then determine again whether the
    toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ5 went high. If the toggle bit is
    no longer toggling, the device has successfully completed the program or erases operation. If it is still
    toggling, the device did not complete the operation successfully, and the system must write the reset
    command to return to reading array data. The remaining scenario is that the system initially determines that
    the toggle bit is toggling and DQ5 has not gone high. The system may continue to monitor the toggle bit and
    DQ5 through successive read cycles, determining the status as described in the previous paragraph.
    Alternatively, it may choose to perform other system tasks. In this case, the system must start at the
    beginning of the algorithm when it returns to determine the status of the operation. Refer to
    Figure 7.4
    for
    more details.
    Note
    When verifying the status of a write operation (embedded program/erase) of a memory sector, DQ6 and DQ2
    toggle between high and low states in a series of consecutive and con-tiguous status read cycles. In order for
    相關PDF資料
    PDF描述
    S29GL128P13FFI023 3.0 Volt-only Page Mode Flash Memory featuring 90 nm MirrorBit Process Technology
    S29GL128P13FFIV10 3.0 Volt-only Page Mode Flash Memory featuring 90 nm MirrorBit Process Technology
    S29GL128P13FFIV12 3.0 Volt-only Page Mode Flash Memory featuring 90 nm MirrorBit Process Technology
    S29GL128P13FFIV13 3.0 Volt-only Page Mode Flash Memory featuring 90 nm MirrorBit Process Technology
    S29GL128P13TAI010 3.0 Volt-only Page Mode Flash Memory featuring 90 nm MirrorBit Process Technology
    相關代理商/技術參數(shù)
    參數(shù)描述
    S29GL128P90FAIR10 功能描述:閃存 128MB 3.0-3.6V 90ns Parallel NOR 閃存 RoHS:否 制造商:ON Semiconductor 數(shù)據(jù)總線寬度:1 bit 存儲類型:Flash 存儲容量:2 MB 結構:256 K x 8 定時類型: 接口類型:SPI 訪問時間: 電源電壓-最大:3.6 V 電源電壓-最小:2.3 V 最大工作電流:15 mA 工作溫度:- 40 C to + 85 C 安裝風格:SMD/SMT 封裝 / 箱體: 封裝:Reel
    S29GL128P90FAIR20 制造商:Spansion 功能描述:FLASH PARALLEL 3V/3.3V 128MBIT 16MX8/8MX16 90NS 64BGA - Trays 制造商:Spansion 功能描述:SPZS29GL128P90FAIR20 IC 128M PAGE-MODE 制造商:Spansion 功能描述:NOR Flash Parallel 3V/3.3V 128Mbit 16M/8M x 8bit/16bit 90ns 64-Pin Fortified BGA Tray
    S29GL128P90FFCR10 功能描述:閃存 128MB 3.0-3.6V 90ns Parallel NOR 閃存 RoHS:否 制造商:ON Semiconductor 數(shù)據(jù)總線寬度:1 bit 存儲類型:Flash 存儲容量:2 MB 結構:256 K x 8 定時類型: 接口類型:SPI 訪問時間: 電源電壓-最大:3.6 V 電源電壓-最小:2.3 V 最大工作電流:15 mA 工作溫度:- 40 C to + 85 C 安裝風格:SMD/SMT 封裝 / 箱體: 封裝:Reel
    S29GL128P90FFCR12 功能描述:閃存 128M 3.0V 90ns Parallel NOR 閃存 RoHS:否 制造商:ON Semiconductor 數(shù)據(jù)總線寬度:1 bit 存儲類型:Flash 存儲容量:2 MB 結構:256 K x 8 定時類型: 接口類型:SPI 訪問時間: 電源電壓-最大:3.6 V 電源電壓-最小:2.3 V 最大工作電流:15 mA 工作溫度:- 40 C to + 85 C 安裝風格:SMD/SMT 封裝 / 箱體: 封裝:Reel
    S29GL128P90FFCR20 功能描述:閃存 128MB 3.0-3.6V 90ns Parallel NOR 閃存 RoHS:否 制造商:ON Semiconductor 數(shù)據(jù)總線寬度:1 bit 存儲類型:Flash 存儲容量:2 MB 結構:256 K x 8 定時類型: 接口類型:SPI 訪問時間: 電源電壓-最大:3.6 V 電源電壓-最小:2.3 V 最大工作電流:15 mA 工作溫度:- 40 C to + 85 C 安裝風格:SMD/SMT 封裝 / 箱體: 封裝:Reel