參數(shù)資料
型號(hào): KM732V689A
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 64Kx32 Synchronous SRAM
中文描述: 64Kx32同步SRAM
文件頁數(shù): 8/15頁
文件大小: 493K
代理商: KM732V689A
PRELIMINARY
KM732V689A
64Kx32 Synchronous SRAM
- 8 -
Rev 1.0
December 1998
AC TIMING CHARACTERISTICS
(T
A
=0 to 70
°
C, V
DD
=3.3V+0.3V/-0.165V)
Notes
:
1. All address inputs must meet the specified setup and hold times for all rising clock edges whenever ADSC and/or ADSP is sampled low and
CS is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.
2. Both chip selects must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled.
3. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.
PARAMETER
SYMBOL
-67
-72
-10
UNIT
MIN
MAX
MIN
MAX
MIN
MAX
Cycle Time
t
CYC
6.7
-
7.2
-
10
-
ns
Clock Access Time
t
CD
-
3.8
-
4.0
-
4.5
ns
Output Enable to Data Valid
t
OE
-
3.8
-
4.0
-
4.5
ns
Clock High to Output Low-Z
t
LZC
0
-
0
-
0
-
ns
Output Hold from Clock High
t
OH
1.5
-
1.5
-
1.5
-
ns
Output Enable Low to Output Low-Z
t
LZOE
0
-
0
-
0
-
ns
Output Enable High to Output High-Z
t
HZOE
-
3.8
-
4.0
-
4.5
ns
Clock High to Output High-Z
t
HZC
1.5
3.8
1.5
4.0
1.5
4.5
ns
Clock High Pulse Width
t
CH
2.4
-
2.8
-
2.8
-
ns
Clock Low Pulse Width
t
CL
2.4
-
2.8
-
2.8
-
ns
Address Setup to Clock High
t
AS
1.5
-
1.5
-
1.5
-
ns
Address Status Setup to Clock High
t
SS
1.5
-
1.5
-
1.5
-
ns
Data Setup to Clock High
t
DS
1.5
-
1.5
-
1.5
-
ns
Write Setup to Clock High (GW, BW, WE
X
)
t
WS
1.5
-
1.5
-
1.5
-
ns
Address Advance Setup to Clock High
t
ADVS
1.5
-
1.5
-
1.5
-
ns
Chip Select Setup to Clock High
t
CSS
1.5
-
1.5
-
1.5
-
ns
Address Hold from Clock High
t
AH
0.5
-
0.5
-
0.5
-
ns
Address Status Hold from Clock High
t
SH
0.5
-
0.5
-
0.5
-
ns
Data Hold from Clock High
t
DH
0.5
-
0.5
-
0.5
-
ns
Write Hold from Clock High (GW, BW, WE
X
)
t
WH
0.5
-
0.5
-
0.5
-
ns
Address Advance Hold from Clock High
t
ADVH
0.5
-
0.5
-
0.5
-
ns
Chip Select Hold from Clock High
t
CSH
0.5
-
0.5
-
0.5
-
ns
ZZ High to Power Down
t
PDS
2
-
2
-
2
-
cycle
ZZ Low to Power Up
t
PUS
2
-
2
-
2
-
cycle
Output Load(B)
(for t
LZC
, t
LZOE
, t
HZOE
& t
HZC
)
Dout
5pF*
Fig. 1
* Including Scope and Jig Capacitance
Output Load(A)
Dout
Z0=50
* Capacitive Load consists of all components of
the test environment.
30pF*
RL=50
353
/
1538
+3.3V for 3.3V I/O
/+2.5V for 2.5V I/O
319
/
1667
VL=1.5V for 3.3V I/O
V
DDQ
/2 for 2.5V I/O
相關(guān)PDF資料
PDF描述
KM732V696 64Kx32 Synchronous SRAM
KM732V696L 64Kx32 Synchronous SRAM
KM732V688 64Kx32 Synchronous SRAM
KM732V688L 64Kx32 Synchronous SRAM
KM736V587 32Kx36-Bit Synchronous Burst SRAM(32Kx36位同步脈沖 靜態(tài) RAM)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KM732V689AT10 制造商:SAMSUNG 功能描述:*
KM732V696 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Kx32 Synchronous SRAM
KM732V696L 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Kx32 Synchronous SRAM
KM732V787 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Kx32 Synchronous SRAM
KM732V789 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Kx32 Synchronous SRAM