
PRELIMINARY
Rev 1.0
KM732V596A/L
32Kx32 Synchronous SRAM
- 9 -
May 1997
AC TIMING CHARACTERISTICS
(V
DD
=3.3V-5%/+10%, V
DDQ
=3.3V-5%/+10%, or V
DD
=3.3V
±
5%, V
DDQ
=2.5V+0.4V/-0.13V, T
A
=0 to 70
°
C)
NOTE
: 1. All address inputs must meet the specified setup and hold times for all rising clock edges whenever ADSC and/or ADSP is sampled low and
CS is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.
2. Both chip selects must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled.
3. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.
Parameter
Symbol
KM732V596A-13
KM732V596A-15
Unit
Min
Max
Min
Max
Cycle Time
t
CYC
13
-
15
-
ns
Clock Access Time
t
CD
-
7.0
-
8.0
ns
Output Enable to Data Valid
t
OE
-
6.0
-
7.0
ns
Clock High to Output Low-Z
t
LZC
0
-
0
-
ns
Output Hold from Clock High
t
OH
2.5
-
2.5
-
ns
Output Enable Low to Output Low-Z
t
LZOE
0
-
0
-
ns
Output Enable High to Output High-Z
t
HZOE
-
4.0
-
4.0
ns
Clock High to Output High-Z
t
HZC
1.5
5.0
2.0
6.0
ns
Clock High Pulse Width
t
CH
4.5
-
6.0
-
ns
Clock Low Pulse Width
t
CL
4.5
-
6.0
-
ns
Address Setup to Clock High
t
AS
2.5
-
2.5
-
ns
Address Status Setup to Clock High
t
SS
2.5
-
2.5
-
ns
Data Setup to Clock High
t
DS
2.5
-
2.5
-
ns
Write Setup to Clock High(GW, BW, WEx)
t
WS
2.5
-
2.5
-
ns
Address Advance Setup to Clock High
t
ADVS
2.5
-
2.5
-
ns
Chip Select Setup to Clock High
t
CSS
2.5
-
2.5
-
ns
Address Hold from Clock High
t
AH
0.5
-
0.5
-
ns
Address Status Hold from Clock High
t
SH
0.5
-
0.5
-
ns
Data Hold from Clock High
t
DH
0.5
-
0.5
-
ns
Write Hold from Clock High(GW, BW, WEx)
t
WH
0.5
-
0.5
-
ns
Address Advance Hold from Clock High
t
ADVH
0.5
-
0.5
-
ns
Chip Select Hold from Clock High
t
CSH
0.5
-
0.5
-
ns
ZZ High to Power Down
t
PDS
2
-
2
-
cycle
ZZ Low to Power Up
t
PUS
2
-
2
-
cycle