參數(shù)資料
型號(hào): KM732V595L
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 32Kx32 Synchronous SRAM
中文描述: 32Kx32同步SRAM
文件頁(yè)數(shù): 8/15頁(yè)
文件大小: 484K
代理商: KM732V595L
PRELIMINARY
Rev 1.0
KM732V595A/L
32Kx32 Synchronous SRAM
- 8 -
May 1997
(V
DD
=3.3V
±
5%, V
DDQ
=2.5V+0.4V/-0.13V, T
A
=0 to 70
°
C)
AC TIMING CHARACTERISTICS
NOTE
: 1. All address inputs must meet the specified setup and hold times for all rising clock edges whenever ADSC and/or ADSP is sampled low and CS
is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.
2. Both chip selects must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled.
3. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.
Parameter
Symbol
KM732V595A-6
KM732V595A-7
KM732V595A-8
KM732V595A-10
Unit
Min
Max
Min
Max
Min
Max
Min
Max
Cycle Time
t
CYC
6.6
-
7.5
-
8.6
-
10
-
ns
Clock Access Time
t
CD
-
4.4
-
5.0
-
5.0
-
5.5
ns
Output Enable to Data Valid
t
OE
-
4.8
-
4.8
-
5.0
-
5.5
ns
Clock High to Output Low-Z
t
LZC
0
-
0
-
0
-
0
-
ns
Output Hold from Clock High
t
OH
1.5
-
1.5
-
1.5
-
2.0
-
ns
Output Enable Low to Output Low-Z
t
LZOE
0
-
0
-
0
-
0
-
ns
Output Enable High to Output High-Z
t
HZOE
-
4.0
-
4.0
-
4.0
-
4.0
ns
Clock High to Output High-Z
t
HZC
1.5
5.0
1.5
5.0
1.5
5.0
1.5
5.0
ns
Clock High Pulse Width
t
CH
2.5
-
2.5
-
2.5
-
3.0
-
ns
Clock Low Pulse Width
t
CL
2.5
-
2.5
-
2.5
-
3.0
-
ns
Address Setup to Clock High
t
AS
2.0
-
2.0
-
2.0
-
2.0
-
ns
Address Status Setup to Clock High
t
SS
2.0
-
2.0
-
2.0
-
2.0
-
ns
Data Setup to Clock High
t
DS
2.0
-
2.0
-
2.0
-
2.0
-
ns
Write Setup to Clock High (GW, BW, WE
X
)
t
WS
2.0
-
2.0
-
2.0
-
2.0
-
ns
Address Advance Setup to Clock High
t
ADVS
2.0
-
2.0
-
2.0
-
2.0
-
ns
Chip Select Setup to Clock High
t
CSS
2.0
-
2.0
-
2.0
-
2.0
-
ns
Address Hold from Clock High
t
AH
0.5
-
0.5
-
0.5
-
0.5
-
ns
Address Status Hold from Clock High
t
SH
0.5
-
0.5
-
0.5
-
0.5
-
ns
Data Hold from Clock High
t
DH
0.5
-
0.5
-
0.5
-
0.5
-
ns
Write Hold from Clock High (GW, BW, WE
X
)
t
WH
0.5
-
0.5
-
0.5
-
0.5
-
ns
Address Advance Hold from Clock High
t
ADVH
0.5
-
0.5
-
0.5
-
0.5
-
ns
Chip Select Hold from Clock High
t
CSH
0.5
-
0.5
-
0.5
-
0.5
-
ns
ZZ High to Power Down
t
PDS
2
-
2
-
2
-
2
-
cycle
ZZ Low to Power Up
t
PUS
2
-
2
-
2
-
2
-
cycle
相關(guān)PDF資料
PDF描述
KM732V596A 32Kx32 Synchronous SRAM
KM732V596L 32Kx32 Synchronous SRAM
KM732V599A 32Kx32 Synchronous SRAM
KM732V599L 32Kx32 Synchronous SRAM
KM732V689A 64Kx32 Synchronous SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KM732V596A 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:32Kx32 Synchronous SRAM
KM732V596L 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:32Kx32 Synchronous SRAM
KM732V599A 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:32Kx32 Synchronous SRAM
KM732V599L 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:32Kx32 Synchronous SRAM
KM732V688 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Kx32 Synchronous SRAM