參數(shù)資料
型號(hào): KM718V789A
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 128Kx18 Synchronous SRAM(128Kx18位同步靜態(tài) RAM)
中文描述: 128Kx18同步SRAM(128Kx18位同步靜態(tài)內(nèi)存)
文件頁(yè)數(shù): 8/15頁(yè)
文件大小: 331K
代理商: KM718V789A
KM718V789A
128Kx18 Synchronous SRAM
- 8 -
Rev 0.0
Sep. 1998
Output Load(B),(3.3V I/O)
(for t
LZC
, t
LZOE
, t
HZOE
& t
HZC
)
Dout
353
5pF*
+3.3V
319
Fig. 1
* Including Scope and Jig Capacitance
Output Load(A)
Dout
Z0=50
VL=1.5V
* Capacitive Load consists of all components of
the test environment.
30pF*
RL=50
AC TIMING CHARACTERISTICS
(V
DD
=3.3V+0.3V/-0.165V, T
A
=0 to 70
°
C)
NOTE
:
1. All address inputs must meet the specified setup and hold times for all rising clock edges whenever ADSC and/or ADSP is sampled low and CS is sampled
low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.
2. Both chip selects must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled.
3. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.
Parameter
Symbol
-44
-50
-55
-60
-67
-72
Unit
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Cycle Time
t
CYC
4.4
-
5.0
-
5.4
-
6.0
-
6.7
-
7.2
-
ns
Clock Access Time
t
CD
-
3.1
-
3.1
-
3.1
-
3.5
-
3.8
-
4.0
ns
Output Enable to Data Valid
t
OE
-
3.1
-
3.1
-
3.1
-
3.5
-
3.8
-
4.0
ns
Clock High to Output Low-Z
t
LZC
0
-
0
-
0
-
0
-
0
-
0
-
ns
Output Hold from Clock High
t
OH
1.0
-
1.0
-
1.0
-
1.5
-
1.5
-
1.5
-
ns
Output Enable Low to Output Low-Z
t
LZOE
0
-
0
-
0
-
0
-
0
-
0
-
ns
Output Enable High to Output High-Z
t
HZOE
-
3.1
-
3.1
-
3.1
-
3.5
-
3.8
-
4.0
ns
Clock High to Output High-Z
t
HZC
1.0
3.1
1.0
3.1
1.0
3.1
1.5
3.5
1.5
3.8
1.5
4.0
ns
Clock High Pulse Width
t
CH
2.0
-
2.0
-
2.0
-
2.0
-
2.4
-
2.8
-
ns
Clock Low Pulse Width
t
CL
2.0
-
2.0
-
2.0
-
2.0
-
2.4
-
2.8
-
ns
Address Setup to Clock High
t
AS
1.4
-
1.4
-
1.4
-
1.5
-
1.5
-
1.5
-
ns
Address Status Setup to Clock High
t
SS
1.4
-
1.4
-
1.4
-
1.5
-
1.5
-
1.5
-
ns
Data Setup to Clock High
t
DS
1.4
-
1.4
-
1.4
-
1.5
-
1.5
-
1.5
-
ns
Write Setup to Clock High (GW, BW, WE
X
)
t
WS
1.4
-
1.4
-
1.4
-
1.5
-
1.5
-
1.5
-
ns
Address Advance Setup to Clock High
t
ADVS
1.4
-
1.4
-
1.4
-
1.5
-
1.5
-
1.5
-
ns
Chip Select Setup to Clock High
t
CSS
1.4
-
1.4
-
1.4
-
1.5
-
1.5
-
1.5
-
ns
Address Hold from Clock High
t
AH
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
ns
Address Status Hold from Clock High
t
SH
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
ns
Data Hold from Clock High
t
DH
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
ns
Write Hold from Clock High (GW, BW, WE
X
)
t
WH
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
ns
Address Advance Hold from Clock High
t
ADVH
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
ns
Chip Select Hold from Clock High
t
CSH
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
0.5
-
ns
ZZ High to Power Down
t
PDS
2
-
2
-
2
-
2
-
2
-
2
-
cycle
ZZ Low to Power Up
t
PUS
2
-
2
-
2
-
2
-
2
-
2
-
cycle
相關(guān)PDF資料
PDF描述
KM718V789 128Kx18 Synchronous SRAM(128Kx18位同步靜態(tài) RAM)
KM718V889 256Kx18 Synchronous SRAM(256Kx18位同步靜態(tài) RAM)
KM718V890 256Kx18 Synchronous SRAM(256Kx18位同步靜態(tài) RAM)
KM718V895 256Kx18 Synchronous SRAM(256Kx18位同步靜態(tài) RAM)
KM718V949 512Kx18-Bit No Turnaround SRAM(512Kx18位數(shù)據(jù)流無(wú)返回靜態(tài) RAM)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KM718V789AT-60 制造商:Samsung Semiconductor 功能描述:
KM718V887 制造商:SAMSUNG 制造商全稱(chēng):Samsung semiconductor 功能描述:256Kx18 Synchronous SRAM
KM718V887T-9 制造商:Samsung SDI 功能描述:MEMORY-SRAM
KM718V987 制造商:SAMSUNG 制造商全稱(chēng):Samsung semiconductor 功能描述:256Kx36 & 512Kx18 Synchronous SRAM
KM7-19-20PN 制造商:Amphenol Corporation 功能描述:KM AUSTRALIAN PRODUCT - Bulk