
SWITCHING SPECIFICATIONS AT T
A
= 25°C ( V
CC
= 5V, I
F
= 7.5mA Unless otherwise noted )
PARAMETER
Propagation Delay Time
to
Logic Low at Output
( fig 1 )( note4 )
SYM
DEVICE
MIN TYP MAX UNITS
TEST CONDITION
t
PHL
55
75
ns
R
L
= 350
,
C
L
= 15pF
Propagation Delay Time
to
Logic High at Output
( fig 1 )( note5 )
t
PLH
45
75
ns
R
L
= 350
,
C
L
= 15pF
Propagation Delay Time
of Enable from V
EH
to V
EL
( note6 )
t
EHL
14
ns
R
L
= 350
,
C
= 15pF
V
EL
= 0V, V
EH
= 3V
Propagation Delay Time
of Enable from V
EL
to V
EH
( note7 )
t
ELH
25
ns
R
L
= 350
,
C
= 15pF
V
EL
= 0V, V
EH
= 3V
Common Mode Transient
Immunity at Logic High
Level Output ( fig 2 )( note8 )
CM
H
6N137
ICPL2601 1000 10000
10000
V/
μ
s
V/
μ
s
I
F
= 0mA, V
CM
= 50V
R
L
= 350
,
V
OH
= 2Vmin.
Common Mode Transient
Immunity at Logic Low
Level Output ( fig 2 )( note9 )
CM
L
6N137
ICPL2601 -1000 -10000
-10000
V/
μ
s
V/
μ
s
V
CM
= 50V
PP
R
L
,
V
OL
=0.8Vmax.
NOTES:-
1
Bypassing of the power supply line is required, with a 0.01
μ
F ceramic disc capacitor adjacent to
each isolator. The power supply bus for the isolator(s) should be seperate from the bus for any
active loads. Otherwise a larger value of bypass capacitor (up to 0.1
μ
F) may be needed to supress
regenerative feedback via the power supply.
Peaking circuits may produce transient input currents up to 50mA, 50ns maximum pulse width,
provided average current does not exceed 20mA.
Device considered a two terminal device; pins 1, 2, 3, and 4 shorted together, and pins 5, 6, 7
and 8 shorted together.
The t
propagation delay is measured from the 3.75 mA level Low to High transition of the input
current pulse to the 1.5V level on the High to Low transition of the output voltage pulse.
The t
propagation delay is measured from the 3.75mA level High to Low transition of the input
current pulse to the 1.5V level on the Low to High transition of the output voltage pulse.
The t
enable input propagation delay is measured from the 1.5V level on the Low to High transition of
the enable input voltage pulse to the 1.5V level on the High to Low of the output voltage pulse.
The t
enable input propagation delay is measured from the 1.5V level on the High to Low transition of
the enable input voltage pulse to the 1.5V level on the Low to High of the output voltage pulse.
CM
is the maximum tolerable rate of rise of the common mode voltage to assure that the output
will remain in a high logic state (ie Vout > 2.0V).
CM
is the maximum tolerable rate of fall of the common mode voltage to assure that the output
will remain in a low logic state (ie Vout < 0.8V)
No external pull up is required for a high logic state on the enable input.
2
3
4
5
6
7
8
9
10
DB91063-AAS/A1
19/4/99
FIG.1 SWITCHING TEST CIRCUIT
2
I
F
Monitor
0
I
F
V
O
1.5V
100
1.5V
5V
t
PHL
t
PLH
V
OL
R
L
V
O
C
L
= 15pF
8
7
6
5
PULSE
GENERATOR
Z
O
= 50
t
r
= 5ns
I
F
1
4
3
10% Duty Cycle
1/f < 100
μ
s
5V