參數(shù)資料
型號: HY5DU56822ALT-M
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 256M-S DDR SDRAM
中文描述: 32M X 8 DDR DRAM, 0.75 ns, PDSO66
封裝: 0.400 X 0.875 INCH, 0.65 MM PITCH, TSOP2-66
文件頁數(shù): 34/36頁
文件大小: 374K
代理商: HY5DU56822ALT-M
Rev. 0.4/ May. 02 34
HY5DU56422A(L)T
HY5DU56822A(L)T
HY5DU561622A(L)T
14. DQS, DM and DQ input slew rate is specified to prevent double clocking of data and preserve setup and hold times. Signal
transitions through the DC region must be monotonic.
15. tDAL = (tDPL / tCK ) + (tRP / tCK ). For each of the terms above, if not already an integer, round to the next highest integer.
tCK is equal to the actual system clock cycle time.
Example: For DDR266B at CL=2.5 and tCK = 7.5 ns,
tDAL = (15 ns / 7.5 ns) + (20 ns / 7.5 ns) = (2.00) + (2.67)
Round up each non-integer to the next highest integer: = (2) + (3), tDAL = 5 clocks
16. For the parts which do not has internal RAS lockout circuit, Active to Read with Auto precharge delay should be
tRAS - (BL/2) x tCK.
17. tHZ and tLZ transitions occur in the same access time windows as valid data trasitions. These parameters are not referenced
to a specific voltage level but specify when the device output is no longer driving (HZ), or begins driving (LZ).
相關(guān)PDF資料
PDF描述
HY5DU56822AT-H 256M-S DDR SDRAM
HY5DU56822AT-J 256M-S DDR SDRAM
HY5DU56822AT-K 256M-S DDR SDRAM
HY5DU56822AT-L 256M-S DDR SDRAM
HY5DU56822AT-M 256M-S DDR SDRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HY5DU56822AT 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:256M-S DDR SDRAM
HY5DU56822AT-H 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:256M-S DDR SDRAM
HY5DU56822AT-J 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:256M-S DDR SDRAM
HY5DU56822AT-K 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:256M-S DDR SDRAM
HY5DU56822AT-L 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:256M-S DDR SDRAM