參數(shù)資料
型號(hào): CY29972
廠商: Cypress Semiconductor Corp.
英文描述: 3.3V, 125-MHz Multi-Output Zero Delay Buffer
中文描述: 3.3伏,125 MHz的多輸出零延遲緩沖器
文件頁(yè)數(shù): 5/8頁(yè)
文件大?。?/td> 70K
代理商: CY29972
CY29972
Document #: 38-07290 Rev. *A
Page 5 of 8
Power Management
The individual output enable/freeze control of the CY29972
allows the user to implement unique power management
schemes into the design. The outputs are stopped in the logic
0
state when the freeze control bits are activated. The serial
input register contains one programmable freeze enable bit for
12 of the 14 output clocks. The QC0 and FB_OUT outputs can
not be frozen with the serial port, this avoids any potential lock
up situation should an error occur in the loading of the serial
data. An output is frozen when a logic
0
is programmed and
enabled when a logic
1
is written. The enabling and freezing
of individual outputs is done in such a manner as to eliminate
the possibility of partial
runt
clocks.
The serial input register is programmed through the SDATA
input by writing a logic
0
start bit followed by 12 NRZ freeze
enable bits. The period of each SDATA bit equals the period of
the free running SCLK signal. The SDATA is sampled on the
rising edge of SCLK.
Figure 2.
Notes:
3.
For best performance and accurate frequencies from this device, It is recommended but not mandatory that the chosen crystal meet or exceed these specifi-
cations.
Larger values may cause this device to exhibit oscillator start-up problems.
4.
D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 D10 D11
D0-D3 are the control bits for QA0-QA3, respectively
D4-D7 are the control bits for QB0-QB3, respectively
D8-D10 are the control bits for QC1-QC3, respectively
D11 is the control bit for SYNC
Start
Bit
Table 3. Suggested Oscillator Crystal Parameters
Symbol
Characteristic
Min
Typ
Max
Units
Conditions
T
C
Frequency Tolerance
±100
PPM
Note 3
T
S
Frequency Temperature
Stability
±100
PPM
(T
A
10 to +60
°
C)
[3]
T
A
Aging
5
PPM/Yr
(first 3 years @ 25
°
C)
[3]
The crystal
s rated load.
[3]
C
L
Load Capacitance
20
pF
R
ESR
Effective Series Resistance
(ESR)
40
80
Ohms
Note 44
相關(guān)PDF資料
PDF描述
CY29972AI 3.3V, 125-MHz Multi-Output Zero Delay Buffer
CY2CC1910OCT 1:10 Clock Fanout Buffer with Output Enable
CY2CC1910OIT 1:10 Clock Fanout Buffer with Output Enable
CY2CC1910OC Hook-Up Wire; Conductor Size AWG:22; No. Strands x Strand Size:7 x 30; Jacket Color:Purple; Approval Bodies:UL; Approval Categories:UL AWM Style 1213; Passes VW-1 Flame Test; Cable/Wire MIL SPEC:MIL-W-16878/4 Type E RoHS Compliant: Yes
CY2CC1910OI Hook-Up Wire; Conductor Size AWG:22; No. Strands x Strand Size:7 x 30; Jacket Color:White; Approval Bodies:UL; Approval Categories:UL AWM Style 1213; Passes VW-1 Flame Test; Cable/Wire MIL SPEC:MIL-W-16878/4 Type E RoHS Compliant: Yes
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY29972_05 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:3.3V, 125-MHz Multi-Output Zero Delay Buffer
CY29972_11 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:3.3 V, 125-MHz Multi-Output Zero Delay Buffer Output frequency up to 125 MHz
CY29972_12 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:3.3 V, 125-MHz Multi-Output Zero Delay Buffer
CY29972AI 功能描述:IC CLK ZDB 12OUT 125MHZ 52TQFP RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
CY29972AIT 制造商:Cypress Semiconductor 功能描述:Zero Delay PLL Clock Buffer Single 200MHz to 480MHz 52-Pin TQFP T/R