參數(shù)資料
型號: AT17LV002A-10JC
廠商: ATMEL CORP
元件分類: DRAM
英文描述: 5015 RR 8#16 PIN PLUG L/C
中文描述: 2M X 1 CONFIGURATION MEMORY, PQCC20
封裝: PLASTIC, MS-018AA, LCC-20
文件頁數(shù): 6/24頁
文件大?。?/td> 221K
代理商: AT17LV002A-10JC
6
AT17LV65/128/256/512/010/002/040
2321E–CNFG–06/03
DATA
Three-state DATA output for configuration. Open-collector bi-directional pin for
programming.
CLK
Clock input. Used to increment the internal address and bit counter for reading and
programming.
WP1
WRITE PROTECT (1). Used to protect portions of memory during programming. Dis-
abled by default due to internal pull-down resistor. This input pin is not used during
FPGA loading operations. This pin is only available on AT17LV512/010/002 devices.
RESET/OE
Output Enable (active High) and RESET (active Low) when SER_EN is High. A Low
level on RESET/OE resets both the address and bit counters. A High level (with CE
Low) enables the data output driver. The logic polarity of this input is programmable as
either RESET/OE or RESET/OE. For most applications, RESET should be programmed
active Low. This document describes the pin as RESET/OE.
WP
Write protect (WP) input (when CE is Low) during programming only (SER_EN Low).
When WP is Low, the entire memory can be written. When WP is enabled (High), the
lowest block of the memory cannot be written. This pin is only available on
AT17LV65/128/256 devices.
WP2
WRITE PROTECT (2). Used to protect portions of memory during programming. Dis-
abled by default due to internal pull-down resistor. This input pin is not used during
FPGA loading operations. This pin is only available on AT17LV512/010 devices.
Pin Description
Name
I/O
AT17LV65/
AT17LV128/
AT17LV256
AT17LV512/
AT17LV010
AT17LV002
AT17LV040
8
DIP/
LAP/
SOIC
20
PLCC
20
SOIC
8
DIP/
LAP
20
PLCC
20
SOIC
8
DIP/
LAP/
SOIC
20
PLCC
20
SOIC
44
PLCC
44
TQFP
44
PLCC
44
TQFP
DATA
I/
O
1
2
2
1
2
1
1
2
1
2
40
2
40
CLK
I
2
4
4
2
4
3
2
4
3
5
43
5
43
WP1
I
5
5
RESET/OE
I
3
6
6
3
6
8
3
6
8
19
13
19
13
WP2
I
7
7
CE
I
4
8
8
4
8
10
4
8
10
21
15
21
15
GND
5
10
10
5
10
11
5
10
11
24
18
24
18
CEO
O
6
14
14
6
14
13
6
14
13
27
21
27
21
A2
I
READY
O
15
15
29
23
29
23
SER_EN
I
7
17
17
7
17
18
7
17
18
41
35
41
35
V
CC
8
20
20
8
20
20
8
20
20
44
38
44
38
相關(guān)PDF資料
PDF描述
AT17LV002A-10JI 5015 RR 19#16 PIN PLUG
AT17LV002A-10NC 5015 RR 19#16 PIN PLUG
AT17LV002A-10NI 5015 RR 19#16 SKT PLUG
AT17LV040A-10BJC FPGA Configuration EEPROM Memory
AT17LV002 FPGA Configuration EEPROM Memory
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AT17LV002A10JI 制造商:ALTERA 功能描述:New
AT17LV002A-10JI 功能描述:FPGA-配置存儲器 CONFIG SER EEPROM-2M ALTERA PINOUT-10MHZ RoHS:否 制造商:Altera Corporation 存儲類型:Flash 存儲容量:1.6 Mbit 工作頻率:10 MHz 電源電壓-最大:5.25 V 電源電壓-最小:3 V 電源電流:50 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PLCC-20
AT17LV002A-10JU 功能描述:FPGA-配置存儲器 CONFIG SER EEPROM-2M ALTERA PINOUT-10MHZ RoHS:否 制造商:Altera Corporation 存儲類型:Flash 存儲容量:1.6 Mbit 工作頻率:10 MHz 電源電壓-最大:5.25 V 電源電壓-最小:3 V 電源電流:50 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PLCC-20
AT17LV002A-10NC 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:FPGA Configuration EEPROM Memory
AT17LV002A-10NI 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:FPGA Configuration EEPROM Memory